|                                                                        | Case 3:22-cv-01537-H-KSC                                                                                                                                                                                                                                                                                                                                                                                                                           | Document 1           | Filed 10/07/22                  | PageID.1 | Page 1 of 75 |
|------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|---------------------------------|----------|--------------|
| 1<br>2<br>3<br>4<br>5<br>6<br>7<br>8<br>9<br>10<br>11                  | James J. Yukevich, SBN 15<br>jyukevich@yukelaw.com<br>Cristina M. Ciminelli, SBN<br>cciminelli@yukelaw.com<br>Nina J. Kim, SBN 251593<br>nkim@yukelaw.com<br>YUKEVICH CAVANAUG<br>501 West Broadway, Suite S<br>San Diego, CA 92101<br>Telephone: (619) 400-4872<br>Facsimile: (619) 400-4873<br>Paul Richter*<br>DEVLIN LAW FIRM LLC<br>1526 Gilpin Avenue<br>Wilmington, Delaware 1980<br>Telephone: (302) 449-9010<br>Facsimile: (302) 353-4251 | 206201<br>H<br>806   |                                 |          |              |
| 12<br>13<br>14<br>15<br>16<br>17<br>18                                 | David Sochia*<br>dsochia@McKoolSmith.cor<br>Ashley N. Moore*<br>amoore@McKoolSmith.cor<br>Richard A. Kamprath*<br>rkamprath@McKoolSmith.cor<br>Alexandra Easley*<br>aeasley@McKoolSmith.cor<br>MCKOOL SMITH, P.C.<br>300 Crescent Court Suite 15<br>Dallas, TX 75201<br>*Pro Hac Applications forth                                                                                                                                                | n<br>com<br>n<br>500 |                                 |          |              |
| <ol> <li>19</li> <li>20</li> <li>21</li> <li>22</li> <li>21</li> </ol> |                                                                                                                                                                                                                                                                                                                                                                                                                                                    | JNITED STA           | ATES DISTRI<br>DISTRICT OF      |          |              |
| <ul> <li>23</li> <li>24</li> <li>25</li> <li>26</li> </ul>             | BELL SEMICONDUCTOR<br>Plaintiff,<br>v.                                                                                                                                                                                                                                                                                                                                                                                                             |                      | Case No. <u>'22</u><br>ORIGINAL | COMPLA   | INT          |
| 27<br>28                                                               | MAXLINEAR, INC.                                                                                                                                                                                                                                                                                                                                                                                                                                    |                      | JURY TRIA                       | l deman  | NDED         |
|                                                                        |                                                                                                                                                                                                                                                                                                                                                                                                                                                    | ORIGINA              | L COMPLAINT                     |          |              |

Plaintiff Bell Semiconductor, LLC ("Bell Semic" or "Plaintiff") brings this
 Complaint against Defendant MaxLinear, Inc. ("MaxLinear") for infringement of U.S.
 Patent No. 7,396,760 ("the '760 patent"). Plaintiff, on personal knowledge of its own
 acts, and on information and belief as to all others based on investigation, alleges as
 follows:

# **SUMMARY OF THE ACTION**

1. This is a patent infringement suit relating to MaxLinear's unauthorized and unlicensed use of the '760 patent. The circuit design methodologies claimed in the '760 patent are used by MaxLinear in the production of one or more of its semiconductor chips, including its MXL267D.

Traditionally, the process flow for IC design is highly linear, with each 11 2. phase of the design process depending on the previous steps. Accordingly, when 12 revisions to portions of the physical design are made, as typically happens numerous 13 times during the design process, all the subsequent steps typically need to be redone in 14 their entirety for at least the layer, if not the entire device. This is because regardless 15 of the size or extent of the revision to the physical design, the changes must be merged 16 into a much larger integrated circuit design and then the remaining steps of the design 17 process flow re-run. 18

3. Semiconductor devices include different kinds of materials to function as 19 intended. For example, these devices typically include both metal (i.e., conductor) and 20 insulator materials, which are deposited or otherwise processed sequentially in layers 21 to form the final device. These layers-and the interconnects and components formed 22 within them-have gotten much smaller over time, increasing the performance of these 23 devices dramatically. As a result, it has become even more important to keep the layers 24 planar as the device is being built because defects and warpage can cause fabrication 25 issues and malfunctioning of the device. 26

27

6

7

8

9

4. Manufacturers use a process called Chemical Mechanical Planarization/Polishing ("CMP") to smooth out the surface of the device to prepare the device for further processing, such as deposition of another layer. This allows subsequent layers to be built and connected more easily with fewer opportunities for short circuits or other errors that render the device defective. CMP functions best when there is a certain density and variance of the same material on the surface of the chip. This is because different materials will be "polished" away at different rates, leading to erosion or dishing on the surface.

5. To reduce this problem "dummy" material, also known as "dummy fill,"
is typically inserted into low-density regions of the device to increase the overall
uniformity of the structures on the surface of the layer and reduce the density variability
across the surface of the device. However, dummy fill can increase capacitance if it is
placed too close to signal wires, which slows the transmission speed of signals and
degrades the overall performance of the device.

6. Just as unwanted capacitance can result from the interaction of elements within the layer of an integrated circuit, it can also result from interaction of elements across adjacent layers. While certain elements (such as signal lines and power lines) cannot be easily moved without affecting circuit performance, there is substantially more flexibility regarding placement, positioning, and spacing of non-signal carrying features such as dummy fill, even when certain quantities of dummy fill are needed within layers and portions of layers to meet processing requirements.

7. Prior to development of the methodology described in the '760 patent, the
placement of dummy fill in the open areas of the interconnect layer was performed
based primarily upon meeting density requirements. To the extent that timing and
capacitance effects were considered in dummy fill dimensions, orientation, positioning,
or otherwise in dummy fill placement, the conventional dummy fill tools at the time
only considered intralayer effects—i.e., interactions between dummy fill features and

28

1

2

3

4

5

6

7

other elements (such as signal nets) on that same layer. However, use of dummy fill 1 that overlapped on successive layers could and often did create a substantial interlayer 2 bulk capacitive effect that had a negative impact on circuit timing and performance, 3 and which was not considered by the conventional dummy fill tools at the time even 4 when they considered certain intralayer timing effects. See Ex. A at 1:43-2:6, 4:11-16. 5

Recognizing these drawbacks, as well as the importance of having a flat 8. 6 or planarized surface on the devices, the inventors of the '760 patent set out to develop 7 a design process that would also consider the interlayer bulk capacitance created by 8 overlapping dummy fill and consider those intralayer effects in arranging dummy fill 9 in the chip layout so as to minimize the unwanted bulk capacitance created by 10 overlapping dummy fill features.

The inventors of the '760 patent ultimately conceived of a method for 9. 12 addressing the interlayer capacitive effects of dummy fill by treating each successive 13 set of layers as a pair and then rearranging the dummy fill in one or both layers so as to 14 15 minimize their overlap. This was particularly advantageous in "intelligent dummy fill placement," i.e., when timing impact is considered when placing dummy fill. See Ex. 16 A at 2:10–19. 17

10. The inventions disclosed in the '760 patent provide many advantages over 18 the prior art. In particular, rearranging the dummy fill features such that they do not 19 align vertically in successive layers can reduce unwanted bulk capacitance introduced 20 by dummy fill and thus minimize the interlayer capacitance. See Ex. A at 2:45-48, 21 2:47-59, 3:30-33, 5:19-39. This removed unwanted bulk capacitance that would 22 otherwise slow down signals in the circuit and adversely affect timing in the IC, thus 23 improving its speed and performance. See Ex. A at 2:3-6. These significant advantages 24 are achieved through the use of the patented inventions and thus the '760 patent presents 25 26 significant commercial value for companies like MaxLinear.

27

1 11. Bell Semic brings this action to put a stop to MaxLinear's unauthorized
 2 and unlicensed use of the inventions claimed in the '760 patent.

3

THE PARTIES

12. Plaintiff Bell Semic is a limited liability company organized under the
laws of the State of Delaware with a place of business at One West Broad Street, Suite
901, Bethlehem, PA 18018.

7 13. Bell Semic stems from a long pedigree that began at Bell Labs. Bell Labs sprung out of the Bell System as a research and development laboratory, and eventually 8 became known as one of America's greatest technology incubators. Bell Labs 9 employees invented the transistor in 1947 in Murray Hill, New Jersey. It was widely 10 considered one of the most important technological breakthroughs of the time, earning 11 the inventors the Nobel Prize in Physics. Bell Labs made the first commercial 12 transistors at a plant in Allentown, Pennsylvania. For decades, Bell Labs licensed its 13 transistor patents to companies throughout the world, creating a technological boom 14 that led to the use of transistors in the semiconductor devices prevalent in most 15 electronic devices today. 16

Bell Semic, a successor to Bell Labs' pioneering efforts, owns over 1,900 14. 17 worldwide patents and applications, approximately 1,500 of which are active United 18 States patents. This patent portfolio of semiconductor-related inventions was 19 developed over many years by some of the world's leading semiconductor companies, 20 including Bell Labs, Lucent Technologies, Agere Systems, and LSI Logic and LSI 21 Corporation ("LSI"). This portfolio reflects technology that underlies many important 22 innovations in the development of semiconductors and integrated circuits for high-tech 23 products, including smartphones, computers, wearables, digital signal processors, IoT 24 devices, automobiles, broadband carrier access, switches, network processors, and 25 wireless connectors. 26

28

15. The principals of Bell Semic all worked at Bell Labs' Allentown facility, 1 and have continued the rich tradition of innovating, licensing, and helping the industry 2 at large since those early days at Bell Labs. For example, Bell Semic's CTO was a LSI 3 Fellow and Broadcom Fellow. He is known throughout the world as an innovator with 4 more than 300 patents to his name, and he has a sterling reputation for helping 5 semiconductor fabs improve their efficiency. Bell Semic's CEO took a brief hiatus from 6 the semiconductor world to work with Nortel Networks in the telecom industry during 7 its bankruptcy. His efforts saved the pensions of tens of thousands of Nortel retirees 8 and employees. In addition, several Bell Semic executives previously served as 9 engineers at many of these companies and were personally involved in creating the 10 ideas claimed throughout Bell Semic's extensive patent portfolio. 11

12 16. On information and belief, MaxLinear has its principal place of business
13 and headquarters in this District at 5966 La Place Court, Suite 100, Carlsbad, California
14 92008.

17. 15 On information and belief, MaxLinear develops, designs, and/or manufactures products in the United States, including in this District, according to the 16 processes/methodologies; '760 and/or the '760 17 patented patented uses processes/methodologies in the United States, including in this District, to make 18 products; and/or distributes, markets, sells, or offers to sell in the United States and/or 19 imports products into the United States, including in this District, that were 20 21 manufactured or otherwise produced using the patented process. Additionally, MaxLinear introduces those products into the stream of commerce knowing that they 22 will be sold and/or used in this District and elsewhere in the United States. 23

# JURISDICTION AND VENUE

18. This is an action for patent infringement arising under the Patent Laws of
the United States, Title 35 of the United States Code. Accordingly, this Court has
subject matter jurisdiction under 28 U.S.C. §§ 1331 and 1338(a).

28

19. This Court has personal jurisdiction over MaxLinear under the laws of the 1 2 State of California, due at least to its substantial business in California and in this District. MaxLinear has purposefully and voluntarily availed itself of the privileges of 3 conducting business in the United States, in the State of California, and in this District 4 by continuously and systematically placing goods into the stream of commerce through 5 an established distribution channel with the expectation that they will be purchased by 6 consumers in this District. In the State of California and in this District, MaxLinear, 7 directly or through intermediaries: (i) performs at least a portion of the infringements 8 alleged herein; (ii) develops, designs, and/or manufactures products according to the 9 '760 patented process/methodology; (iii) distributes, markets, sells, or offers to sell 10 products formed according to the '760 patented process/methodology; and/or (iv) 11 imports products formed according to the '760 patented process/methodology. 12

On information and belief, venue is proper in this Court pursuant to 28 20. 13 U.S.C. §§ 1391 and 1400 because MaxLinear has committed, and continues to commit, 14 acts of infringement in this District and has a regular and established place of business 15 in this District. For example, MaxLinear maintains a regular and established place of 16 business at 5966 La Place Court, Suite 100, Carlsbad, California 92008-a 45,000 17 square-foot facility containing labs and engineering operations. See MaxLinear 18 Moving to Larger Headquarters in Carlsbad, San Diego Business Journal (available at: 19 https://www.sdbj.com/news/2013/dec/30/maxlinear-moving-larger-headquarters-20

carlsbad/) (last visited August 24, 2022). Moreover, on information and belief, 21 MaxLinear currently employs more than 65 engineers in this District. See Search 22 Results for MaxLinear LinkedIn (available 23 Current Employees, at https://www.linkedin.com/search/results/people/?currentCompany=%5B%2247129% 24 22%5D&geoUrn=%5B%2290010472%22%5D&keywords=engineer&origin=FACE 25 TED SEARCH&sid=v4%40&title=engineer) (last visited October 7, 2022). 26

28

Currently, on information and belief, MaxLinear is advertising 11 21. 1 engineering jobs at its Carlsbad location. These positions include those that relate to the 2 '760 patented technologies, such as positions for a Senior Systems Engineering 3 Manager, Principal DFT Engineer, and Principal ASIC Verification Engineer. See 4 MaxLinear Job Listings, LinkedIn (available 5 at https://www.linkedin.com/jobs/search/?currentJobId=2967804440&f C=47129&f P 6 P=104116056&keywords=engineer&sortBy=R) (last visited October 7, 2022). 7

8 22. Venue is also convenient in this District. This is at least true because of 9 this District's close ties to this case—including the technology, relevant witnesses, and 10 sources of proof noted above—and its ability to quickly and efficiently move this case 11 to resolution.

12 23. On information and belief, Bell Semic's causes of action arise directly
13 from MaxLinear's circuit design work and other activities in this District. Moreover,
14 on information and belief, MaxLinear has derived substantial revenues from its
15 infringing acts occurring within the State of California and within this District.

16

## U.S. PATENT NO. 7,396,760

17 24. Bell Semic is the owner by assignment of the '760 patent. The '760 patent
18 is titled "Method and System for Reducing Inter-Layer Capacitance in Integrated
19 Circuits."

20

28

25. A true and correct copy of the '760 patent is attached as Exhibit A.

21 26. The inventors of the '760 patent are Kunal Taravade, Neal Callan, and
22 Paul Filseth.

23 27. The '760 patent issued on July 8, 2008 from an application filed on
24 November 17, 2004.

25 28. The '760 patent generally relates to "a method for reducing inter-layer
26 capacitance" in integrated circuits "through dummy fill methodology." Ex. A at 1:8–
27 10.

29. The background section of the '760 patent identifies the shortcomings of 1 the prior art. More specifically, the specification describes that the prior dummy fill 2 methodologies were disadvantageous because they typically focused on achieving 3 uniformity of feature density and failed to sufficiently address adverse effects of the 4 dummy fill on electric field and unwanted bulk capacitance. See Ex. A at 1:62-66. In 5 addition, these dummy fill methodologies only considered intralayer effects of dummy 6 fill, to the extent that they considered timing impact at all. See Ex. A at 1:66–2:3. Thus, 7 placement of dummy fill, even if advantageous on each individual layer, could create 8 problems when it overlapped with dummy fill features on successive layers, introducing 9 an additional bulk capacitance component that could be substantial. See id. at 4:11–17, 10 4:25–28. These methodologies failed to consider interlayer effects such as those caused 11 by the overlap of dummy fill features in successive layers, which could have a 12 substantial negative impact on timing. See id. at 2:3-6. 13

30. In light of the drawbacks of the prior art, the inventors of the '760 patent
recognized a need for "intelligent dummy fill placement to reduce interlayer
capacitance caused by overlaps of dummy fill area on successive layers," which would
also "treat[] each consecutive pair of layers together when the intelligent dummy filling
placement is performed." Ex. A at 2:7–13. The inventions claimed in the '760 patent
address this need.

20 31. The '760 patent contains two independent claims and 19 total claims.
21 Claim 1 reads:

22

23

24

25

26

27

28

1. A method for placing dummy fill patterns in an integrated circuit fabrication process, comprising:

obtaining layout information of the integrated circuit, the integrated circuit including a plurality of layers;

obtaining a first dummy fill space for a first layer based on the layout information;

9 ORIGINAL COMPLAINT

|        | Case 3:22-cv-01537-H-KSC Document 1 Filed 10/07/22 PageID.10 Page 10 of 75                                                           |
|--------|--------------------------------------------------------------------------------------------------------------------------------------|
| 1      | obtaining a second dummy fill space for a second layer, the second                                                                   |
| 2      | layer being placed successively to the first layer;                                                                                  |
| 3      | determining an overlap between the first dummy fill space and the second dummy fill space; and                                       |
| 4<br>5 | minimizing the overlap by re-arranging a plurality of first dummy fill features and a plurality of second dummy fill features,       |
| 6<br>7 | wherein the first dummy fill space includes non-signal carrying<br>lines on the first layer and the second dummy fill space includes |
| 8      | non-signal carrying lines on the second layer.                                                                                       |
| 9      | 32. This claim, as a whole, provides significant benefits and improvements to                                                        |
| 10     | the function of the semiconductor device, <i>e.g.</i> , minimizing interlayer bulk capacitance                                       |
| 11     | and thus improving the timing characteristics and performance of the IC while meeting                                                |
| 12     | interconnect density requirements during processing. See, e.g., Ex. A at 1:37-55, 5:19-                                              |
| 13     | 39.                                                                                                                                  |
| 14     | 33. The claims of the '760 patent also recite inventive concepts that improve                                                        |
| 15     | the functioning of the fabrication process, particularly as to dummy filling. The claims                                             |
| 16     | of the '760 patent disclose a new and novel solution to specific problems related to                                                 |
| 17     | improving semiconductor fabrication. As explained in detail above and in the '760                                                    |
| 18     | patent specification, the claimed inventions improve upon the prior art processes by                                                 |
| 19     | considering successive layers rather than each layer on its own, and then determining                                                |
| 20     | the overlap between dummy fill features on successive layers before rearranging them                                                 |
| 21     | to minimize their overlap and thus reduce interlayer bulk capacitance. This has                                                      |
| 22     | advantages such as minimizing the parasitic capacitance of the interconnect layers,                                                  |
| 23     | especially the bulk capacitance contributed by the interlayer effects of overlapping                                                 |
| 24     | dummy fill features, while maintaining necessary interconnect density to meet                                                        |
| 25     | fabrication requirements.                                                                                                            |

original complaint

## COUNT I – INFRINGEMENT OF U.S. PATENT NO. 7,396,760

34. Bell Semic re-alleges and incorporates by reference the allegations of the
foregoing paragraphs as if fully set forth herein.

4 35. The '760 patent is valid and enforceable under the United States Patent
5 Laws.

36. Bell Semic owns, by assignment, all right, title, and interest in and to the '760 patent, including the right to collect for past damages.

6

7

1

37. A copy of the '760 patent is attached at Exhibit A.

38. On information and belief, MaxLinear has and continues to directly
infringe pursuant to 35 U.S.C. § 271(a) one or more claims of the '760 patent by using
the patented methodology to design one or more semiconductor devices, including as
one example the MXL267D, in the United States.

39. On information and belief, MaxLinear employs a variety of design tools, 13 for example, Cadence, Synopsys, and/or Siemens tools, to rearrange dummy fill to 14 minimize its overlap in successive layers (the "Accused Processes") as recited in the 15 '760 patent claims. As one example, MaxLinear's Accused Processes allow 16 arrangement and rearrangement of dummy fill in a timing aware fashion, including with 17 the ability to stagger the dummy fill in successive layers so as to minimize the interlayer 18 bulk capacitance after determining their overlap as required by claim 1 of the '760 19 patent. MaxLinear does so by employing a design tool, such as at least one of a 20 Cadence, Synopsys, and/or Siemens tool, rearrange the dummy fill features in 21 successive layers of its MXL267D. 22

40. MaxLinear's Accused Processes also form the dummy fill features in a grid within one or more of the successive layers, provide square-shaped dummy fill features in one or more of the successive layers, determine the dummy fill space based on a local pattern density in one or more of the successive layers, and minimize total bulk capacitance and/or certain of its components. MaxLinear does so by employing a

## 11 ORIGINAL COMPLAINT

<sup>8</sup> 

design tool, such as at least one of the Cadence, Synopsys, and/or Siemens tools, to
 implement dummy fill functionality in a timing-aware fashion and with consideration
 of interlayer capacitive effects in creation and design of its MXL267D.

41. An exemplary infringement analysis showing infringement of one or more claims of the '760 patent is set forth in Exhibit B. The declaration of Dhaval Brahmbhatt, an expert in the field of semiconductor device design, is attached at Exhibit C and further describes MaxLinear's infringement of the '760 patent.

42. MaxLinear's Accused Processes infringe and continue to infringe one or more claims of the '760 patent during the pendency of the '760 patent.

On information and belief, MaxLinear has and continues to infringe 10 43. pursuant to 35 U.S.C. § 271, et. seq., directly or indirectly, either literally or under the 11 doctrine of equivalents, by using the Accused Processes in violation of one or more 12 claims of the '760 patent. MaxLinear has and continues to infringe pursuant to 35 13 U.S.C. § 271, et. seq., directly or indirectly, either literally or under the doctrine of 14 equivalents, by making, selling, or offering to sell in the United States, or importing 15 into the United States products manufactured or otherwise produced using the Accused 16 Processes in violation of one or more claims of the '760 patent. 17

44. MaxLinear's infringement of the '760 patent is exceptional and entitles
Bell Semic to attorneys' fees and costs incurred in prosecuting this action under 35
U.S.C. § 285.

45. Bell Semic has been damaged by MaxLinear's infringement of the '760
patent and will continue to be damaged unless MaxLinear is enjoined by this Court.
Bell Semic has suffered and continues to suffer irreparable injury for which there is no
adequate remedy at law. The balance of hardships favors Bell Semic, and public interest
is not disserved by an injunction.

28

26

27

4

5

6

7

8

46. Bell Semic is entitled to recover from MaxLinear all damages that Bell
 Semic has sustained as a result of MaxLinear's infringement of the '760 patent,
 including without limitation and/or not less than a reasonable royalty.

# **PRAYER FOR RELIEF**

4

5

6

7

8

9

10

11

12

13

14

15

16

17

18

19

20

21

22

23

24

25

26

27

28

WHEREFORE, Bell Semic respectfully requests that this Court enter judgment in its favor as follows and award Bell Semic the following relief:

- (a) a judgment declaring that MaxLinear has infringed one or more claims of the '760 patent in this litigation pursuant to 35 U.S.C. § 271, *et seq.*;
- (b) an award of damages adequate to compensate Bell Semic for infringement of the '760 patent by MaxLinear, in an amount to be proven at trial, including supplemental post-verdict damages until such time as MaxLinear ceases its infringing conduct;
  - (c) a permanent injunction, pursuant to 35 U.S.C. § 283, prohibiting MaxLinear and its officers, directors, employees, agents, consultants, contractors, suppliers, distributors, all affiliated entities, and all others acting in privity with MaxLinear, from committing further acts of infringement;
    - (d) a judgment requiring MaxLinear to make an accounting of damages resulting from Infineon's infringement of the '760 patent;
    - (e) the costs of this action, as well as attorneys' fees as provided by 35 U.S.C. § 285;
      - (f) pre-judgment and post-judgment interest at the maximum amount permitted by law;
      - (g) all other relief, in law or equity, to which Bell Semic is entitled.

| 1  |                        |                                                        |
|----|------------------------|--------------------------------------------------------|
| 2  | Dated: October 7, 2022 | /s/ James J. Yukevich                                  |
|    |                        | James J. Yukevich, SBN 159896<br>jyukevich@yukelaw.com |
| 3  |                        | Cristina M. Ciminelli, SBN 206201                      |
| 4  |                        | cciminelli@yukelaw.com                                 |
| 5  |                        | Nina J. Kim, SBN 251593                                |
|    |                        | nkim@yukelaw.com                                       |
| 6  |                        | YUKEVICH CAVANAUGH                                     |
| 7  |                        | 501 West Broadway, Suite 806<br>San Diego, CA 92101    |
| 8  |                        | Telephone: (619) 400-4872                              |
| 9  |                        | Facsimile: (619) 400-4873                              |
| 10 |                        | Paul Richter*                                          |
| 11 |                        | <b>DEVLIN LAW FIRM LLC</b>                             |
|    |                        | 1526 Gilpin Avenue                                     |
| 12 |                        | Wilmington, Delaware 19806                             |
| 13 |                        | Telephone: (302) 449-9010                              |
| 14 |                        | Facsimile: (302) 353-4251                              |
| 15 |                        | David Sochia*                                          |
| 16 |                        | dsochia@McKoolSmith.com                                |
|    |                        | Ashley N. Moore*                                       |
| 17 |                        | amoore@McKoolSmith.com<br>Richard A. Kamprath*         |
| 18 |                        | rkamprath@McKoolSmith.com                              |
| 19 |                        | Alexandra Easley*                                      |
|    |                        | aeasley@McKoolSmith.com                                |
| 20 |                        | MCKOOL SMITH, P.C.                                     |
| 21 |                        | 300 Crescent Court Suite 1500                          |
| 22 |                        | Dallas, TX 75201                                       |
| 23 |                        | *Pro Hac Vice Applications forthcoming                 |
| 24 |                        | Attorneys for Plaintiff Bell Semiconductor             |
| 25 |                        | LLC                                                    |
| 26 |                        |                                                        |
| 27 |                        |                                                        |
| 28 |                        |                                                        |
| 20 |                        | 14                                                     |
|    |                        | ORIGINAL COMPLAINT                                     |
|    |                        |                                                        |

|    | Case 3:22-cv-01537-H-KSC | Document 1 Filed 10/07/22 PageID.15 Page 15 of 75                |
|----|--------------------------|------------------------------------------------------------------|
|    |                          |                                                                  |
| 1  |                          | DEMAND FOR JURY TRIAL                                            |
| 2  | Plaintiff hereby dem     | ands a jury trial for all issues so triable.                     |
| 3  |                          |                                                                  |
| 4  | Dated: October 7, 2022   | /s/ James J. Yukevich                                            |
| 5  |                          | James J. Yukevich, SBN 159896<br>jyukevich@yukelaw.com           |
| 6  |                          | Cristina M. Ciminelli, SBN 206201                                |
| 7  |                          | cciminelli@yukelaw.com                                           |
| 8  |                          | Nina J. Kim, SBN 251593<br>nkim@yukelaw.com                      |
|    |                          | YUKEVICH CAVANAUGH                                               |
| 9  |                          | 501 West Broadway, Suite 806<br>San Diego, CA 92101              |
| 10 |                          | Telephone: (619) 400-4872                                        |
| 11 |                          | Facsimile: (619) 400-4873                                        |
| 12 |                          | Paul Richter*                                                    |
| 13 |                          | <b>D</b> EVLIN LAW FIRM LLC                                      |
| 14 |                          | 1526 Gilpin Avenue<br>Wilmington, Delaware 19806                 |
| 15 |                          | Telephone: (302) 449-9010                                        |
| 16 |                          | Facsimile: (302) 353-4251                                        |
| 17 |                          | David Sochia*                                                    |
| 18 |                          | dsochia@McKoolSmith.com                                          |
| 19 |                          | Ashley N. Moore*                                                 |
| 20 |                          | amoore@McKoolSmith.com<br>Richard A. Kamprath*                   |
|    |                          | rkamprath@McKoolSmith.com                                        |
| 21 |                          | Alexandra Easley*<br>aeasley@McKoolSmith.com                     |
| 22 |                          | MCKOOL SMITH, P.C.                                               |
| 23 |                          | 300 Crescent Court Suite 1500                                    |
| 24 |                          | Dallas, TX 75201<br>*Pro Hac Vice Applications forthcoming       |
| 25 |                          | The flue flee hppheadons johneoming                              |
| 26 |                          | <i>Attorneys for Plaintiff Bell Semiconductor,</i><br><i>LLC</i> |
| 27 |                          |                                                                  |
| 28 |                          | 15                                                               |
|    |                          | ORIGINAL COMPLAINT                                               |
|    |                          |                                                                  |

| TABLE OF EXHIBITS |                                  |      |  |  |
|-------------------|----------------------------------|------|--|--|
| Exhibit           | Description                      | Page |  |  |
| А                 | U.S. Patent 7,396,760            |      |  |  |
| В                 | Exemplary Infringement Anaylsis  |      |  |  |
| С                 | Declaration of Dhaval Brahmbhatt |      |  |  |
|                   |                                  |      |  |  |
|                   |                                  |      |  |  |
|                   |                                  |      |  |  |
|                   |                                  |      |  |  |
|                   |                                  |      |  |  |
|                   |                                  |      |  |  |
|                   |                                  |      |  |  |
|                   |                                  |      |  |  |
|                   |                                  |      |  |  |
|                   |                                  |      |  |  |
|                   |                                  |      |  |  |
|                   |                                  |      |  |  |
|                   |                                  |      |  |  |
|                   |                                  |      |  |  |
|                   |                                  |      |  |  |
|                   |                                  |      |  |  |
|                   |                                  |      |  |  |
|                   |                                  |      |  |  |
|                   |                                  |      |  |  |
|                   |                                  |      |  |  |
|                   |                                  |      |  |  |

# EXHIBIT A

Case 3:22-cv-01537-H-KSC Document 1



US007396760B2

# (12) United States Patent

## Taravade et al.

#### (54) METHOD AND SYSTEM FOR REDUCING INTER-LAYER CAPACITANCE IN INTEGRATED CIRCUITS

- Inventors: Kunal N. Taravade, Portland, OR (US);
   Neal Callan, Lake Oswego, OR (US);
   Paul G. Filseth, Los Gatos, CA (US)
- (73) Assignee: LSI Corporation, Milpitas, CA (US)
- (\*) Notice: Subject to any disclaimer, the term of this patent is extended or adjusted under 35 U.S.C. 154(b) by 388 days.
- (21) Appl. No.: 10/991,107
- (22) Filed: Nov. 17, 2004

#### (65) **Prior Publication Data**

US 2006/0105564 A1 May 18, 2006

- (51) Int. Cl. *H01L 21/4763* (2006.01)
- (52) U.S. Cl. ..... 438/626; 438/622; 438/12; 438/17

#### (56) **References Cited**

#### U.S. PATENT DOCUMENTS

| 5,763,955 A * | 6/1998 | Findley et al 257/775 |
|---------------|--------|-----------------------|
| 6,751,785 B1  | 6/2004 | Oh 716/10             |
| 6,998,653 B2* | 2/2006 | Higuchi 257/758       |
| 7,015,582 B2* | 3/2006 | Landis 428/623        |
| 7,089,522 B2* | 8/2006 | Tan et al 716/11      |

## (10) Patent No.: US 7,396,760 B2

## (45) **Date of Patent:** Jul. 8, 2008

| 7,152,215 B2*    | 12/2006 | Smith et al 716/4   |
|------------------|---------|---------------------|
| 7,188,321 B2*    | 3/2007  | Wong et al 716/2    |
| 2002/0190382 A1* | 12/2002 | Kouno et al 257/758 |
| 2005/0186751 A1* | 8/2005  | Beach et al 438/384 |

#### OTHER PUBLICATIONS

Hierarchical Dummy Fill for Process Uniformity; Yu Chen, Andrew B. Kahng, Gabriel Robins and Alexander Zelikovsky; Computer Science Department, UCLA, Los Angeles, CA 90095-1596; UCSD CSE and ECE Departments, La Jolla, CA 92093-0114; Department of Computer Science, University of Virginia, Charlottesville, VA 22903-2442; Department of Computer Science, Georgia State University, Atlanta, GA 30303.

Using Smart Dummy Fill and Selective Reverse Etchback for Pattern Density Equalization; Brian Lee, Duane S. Boning, Dale L. Hetherington and David J. Stein; Massachusetts Institute of Technology, Cambridge, MA, Sandia National Laboratories, Albuquerque, NM; Mar. 2000.

\* cited by examiner

Primary Examiner—Kevin M Picardat (74) Attorney, Agent, or Firm—Suiter Swantz PC LLO

#### (57) ABSTRACT

The present invention is directed to a method and system of intelligent dummy filling placement to reduce inter-layer capacitance caused by overlaps of dummy filling area on successive layers. The method and system treats each consecutive pair of layers together so as to minimize dummy filling overlaps between each layer. In particular, dummy fill features on each layer may be placed in a checkerboard pattern to avoid overlaps. As such, the present invention may eliminate large overlap area of the dummy patterns on consecutive layers by utilizing intelligent dummy filling placement.

#### 19 Claims, 5 Drawing Sheets



Exhibit A Page 18





FIG.\_1



FIG.\_2



Page 20

| U.S. Patent | Jul. 8, 2008 | Sheet 3 of 5 | US 7,396,760 B2         |
|-------------|--------------|--------------|-------------------------|
|             | J            |              | 2~ . ,2 . 0 , . 0 0 = 1 |



FIG.\_4

Exhibit A Page 21



Sheet 4 of 5

US 7,396,760 B2





# FIG.\_6

5

10

#### METHOD AND SYSTEM FOR REDUCING INTER-LAYER CAPACITANCE IN INTEGRATED CIRCUITS

#### FIELD OF THE INVENTION

The present invention generally relates to the field of integrated circuit fabrication, and particularly to a method for reducing inter-layer capacitance through dummy fill methodology.

#### BACKGROUND OF THE INVENTION

In any integrated circuit, there is an inevitable capacitance that is introduced from electromagnetic interaction between 15 electrical conductors, such as interconnect layers (metals). There are two components of such capacitance, a bulk (area) component and a fringe (peripheral) component. The bulk component is proportional to the overlap area of interconnect layers and the fringe component depends on the separation 20 and the perimeter of adjacent interconnect layers. Referring now to FIG. 1, the bulk capacitance 102 and the fringe capacitance 104 between Metal 1 and Metal 2 of an exemplary integrated circuit 100 are shown. The bulk capacitance generated due to the overlap of signal carrying lines on Metal 1 25 and Metal 2 may not be easily avoided since the placement of signal carrying lines is dictated by circuit functionality. However, the bulk capacitance introduced due to the overlap of non-signal carry lines may be reduced by changing the placement of non-signal carry lines.

An example of non-signal carry lines includes "dummy" fills which are utilized to even the topography and pattern density across the chip, prevent etch, or the like. "Dummy" fills refer to additional features to an integrated chip layout. In a typical integrated chip layout, there are unused areas on a layer after the signal, power and clock segments have been routed. These unused areas can be large enough such that additional features (metals) should be added to satisfy minimum metal coverage requirements for manufacturing. The "dummy" fills may be added to the unused areas such that subsequent layers on the integrated circuit are substantially planar.

For example, a dummy fills methodology is utilized in chemical mechanical polishing or planarization (CMP) process. Often, the planer profile resulting from the CMP process 45 is dependent on the pattern density of the underlying layer. The density may vary and thus result in CMP planer profile variation. Such CMP planer profile variation may be reduced by employing the dummy fills methodology. In particular, dummy fills (dummy features) are inserted into a wafer prior 50 to the CMP process so as to make the pattern density more uniform in IC chips. Uniform feature density improves waferprocessing uniformity for certain operations such as CMP. Dummy fills are typically placed according to conventional dummy fills methodologies that locate dummy fills where 55 space is available. However, the conventional dummy fills methodologies allow a large planer profile variation. Some sophisticated dummy fills methodologies are utilized to reduce the large planer profile variation by selectively inserting dummy fills to achieve an effective density to within a 60 predetermined range.

While most dummy fills methodologies have focused on uniform feature density, the problems created by the inserted dummy fills such as adverse effects on the electric field, unwanted bulk capacitance, and the like have not been 65 addressed. Further, the existing dummy fill methodologies treat each layer independently which results in a large overlap

over dummy fill areas on successive layers. Referring now to FIG. 2, the overlaps 206 between Metal 1 dummy fill area 202 and Metal 2 dummy fill area 204 are shown. If the overlaps 206 are large, the unwanted bulk capacitance may be increased, thereby slowing down signals in the circuit and adversely affecting timing.

Therefore, it would be desirable to provide a method and system of intelligent dummy fill placement to reduce interlayer capacitance caused by overlaps of dummy fill area on successive layers. It would be also desirable to provide a method and system for treating each consecutive pair of layers together when the intelligent dummy filling placement is performed.

#### SUMMARY OF THE INVENTION

Accordingly, the present invention provides a method and system for reducing inter-layer capacitance utilizing an intelligent dummy filling placement in integrated circuits.

In a first aspect of the present invention, a system for locating dummy fill features in an integrated circuit fabrication process is provided. The system may comprise an input for obtaining circuit layout information which provides initial signal lines on layers of the integrated circuit. The system may treat each successive pair of layers (a first layer and a second layer) together. The system may comprise a means for defining dummy fill features including small squares within the dummy fill space. The dummy fill spaces are suitable to have dummy fill features inserted. The dummy fill spaces may include areas where dummy patterns are intended to be placed on the first layer and the second layer. Then, the system may assign alternating dummy fill features to each layer in order to avoid overlaps between dummy fill features on each layer.

In a second aspect of the present invention, a method of placing dummy fill patterns to minimize inter-layer capacitance in an integrated circuit fabrication process is provided. The integrated circuit may include many interconnect layers (metals). The method may treat each consecutive pair of layers (a first layer and a second layer) together. Layout information of the integrated circuit may be obtained to determine an initial dummy fill space for a first layer and a second layer. Whether there are overlaps between the initial dummy fill space on the first layer and the initial dummy fill space on the second dummy fill space may be determined. If the overlaps are found and avoidable by re-arranging dummy fill patterns, a first dummy fill pattern and a second dummy fill pattern may be re-arranged to minimize the overlaps.

Additionally, the first dummy fill pattern may be placed to form a checkerboard pattern. If the first layer is already arranged in the form of a checkerboard pattern, the first dummy fill pattern may not be re-arranged. Then, the second dummy fill pattern may be placed to form a checkerboard pattern so as to be offset from the first dummy fill pattern. In this manner, each of the dummy fill features on the first layer may not be placed directly above dummy fill features on the second layer. Consequently, the unwanted bulk capacitance introduce by the dummy fill may be reduced and thus the inter-layer capacitance is minimized.

It is to be understood that both the foregoing general description and the following detailed description are exemplary and explanatory only and are not restrictive of the invention as claimed. The accompanying drawings, which are incorporated in and constitute a part of the specification, illustrate an embodiment of the invention and together with the general description, serve to explain the prince with the general description. Page 24

15

#### BRIEF DESCRIPTION OF THE DRAWINGS

The numerous advantages of the present invention may be better understood by those skilled in the art by reference to the accompanying figures in which:

FIG. **1** is an illustration of fringe and bulk capacitance components in an exemplary integrated circuit having Metal **1** and Metal **2** layers;

FIG. **2** is an illustration of layout image showing overlaps of dummy fill areas of Metal **1** and Metal **2** layers in FIG. **1**; 10

FIG. **3** is a flow diagram illustrating a method implemented in accordance with an exemplary embodiment of the present invention wherein two consecutive layers are treated;

FIG. **4** is a top view of a layer showing a checkerboard pattern formed by the method described in FIG. **3**;

FIG. **5** is a top view of two layers showing an alternative pattern with which the present invention can be embodied; and

FIG. 6 is a cross-sectional view of two layers showing offset dummy fill features inserted by the method described in 20 FIG. 3.

#### DETAILED DESCRIPTION OF THE INVENTION

Reference will now be made in detail to the presently 25 preferred embodiments of the invention, examples of which are illustrated in the accompanying drawings.

Referring generally now to FIGS. **3** through **5**, exemplary embodiments of the present invention are shown.

The present invention is directed to a method and system of  $_{30}$ intelligent dummy filling placement to reduce inter-layer capacitance caused by overlaps of dummy fills on successive layers. Generally, dummy fill refers to the addition of features to a layout for the purpose of raising the density of specific regions on the layout of the integrated circuit. The method and 35 system treats each consecutive pair of layers together so as to minimize the overlaps of dummy fills between each layer. In particular, dummy fill features on each layer may be placed in a checkerboard pattern to avoid overlaps. As such, the present invention may eliminate large overlap areas of the dummy 40 fills on consecutive layers by utilizing intelligent dummy fill placement. In the following description, numerous specific descriptions are set forth in order to provide a thorough understanding of the present invention. It should be appreciated by those skilled in the art that the present invention may be 45 practiced without some or all of these specific details. In some instances, well known process operations have not been described in detail in order to prevent obscurity of the present invention.

Referring now to FIG. **3**, a flow diagram **300** illustrating a 50 method implemented in accordance with an exemplary embodiment of the present invention wherein a dummy fill process is performed on each layer of an integrated circuit is shown. Generally, an integrated circuit fabrication process involves a series of layering processes in which metallization, 55 dielectrics, and other materials are applied to the surface of a semiconductor wafer to form a layered interconnected structure (an interconnect layer). The integrated circuits generally include inter-layered circuits comprising a plurality of metal lines across multiple layers that are interconnected by metal-60 filled vias. The method begins in step **302** in which a first layer and a second layer are selected for dummy fill process. The first layer and the second layer are a consecutive pair of layers of the IC.

Generally, dummy fills are utilized to improve planer pro- 65 file uniformity by helping to level the feature density across the layout during an integrated circuit fabrication process. For 4

example, dummy fills are utilized in chemical mechanical polishing or planarization (CMP) process. Often, the planer profile resulting from the CMP process is dependent on the pattern density of the underlying layer. The dependency may vary and thus offset the CMP planer profile variation. Such variation may be reduced by employing the dummy fills methodology. In particular, dummy fills (dummy features) are inserted into a wafer prior to the CMP process so as to make the pattern density more uniform in IC chips. Uniform feature density improves wafer-processing uniformity for certain operations such as CMP. Placement of the dummy fills is typically made according to conventional dummy fill methodologies that locate the uniform-densities dummy where space is available. However, the inserted dummy fills may create problems such as adverse effects on the electric field, unwanted bulk capacitance, and the like.

In Step 304, the original (initial) dummy fill spaces of the first layer and the second layer may be obtained based on layout information. The layout information may be provided by a user, an IC fabrication process system, a CAD tool, or the like. The original dummy fill space may include areas where dummy fill patterns are intended to be placed on layers. Then, in Step 306, whether there is any overlap between the original dummy fill space of the first layer and the original dummy fill space of the second layer may be determined. The overlaps of dummy fill areas between the first layer and the second layer are undesirable since the unwanted bulk capacitance may be introduced by the overlaps. Thus, in step 308, whether the overlap can be avoided by re-arrangement of dummy features may be checked. Then, dummy fill patterns on the first layer and the second layer may be re-arranged to minimize the overlaps in Step 310. In a particular embodiment of the present invention, a grid (composed of small squares) may be defined within the dummy fill spaces. The method may assign alternating squares (dummy fill features) in the grid to each layer. In this manner, dummy fill features on the first layer are not placed directly above the ones on the second layer but offset from each other. It is to be noted that the dummy fill features may be placed to form various predefined patterns designed to prevent overlaps on adjacent layers. Referring now to FIG. 4, an exemplary top view of a layer showing a checkerboard pattern formed by the present invention is shown. As shown in FIG. 4, dummy fill features placed in a checkerboard pattern may avoid overlap, thereby reducing the bulk capacitance component of the total capacitance. Preferably, the dummy fill features are placed to form a checkerboard pattern. Referring now to FIG. 5, an exemplary top view of two layers showing a different pattern with which the present invention can be embodied is shown.

Referring back to FIG. 3, if there is no overlap found, the method may proceed to check whether all interconnect layers in the IC have been treated in Step 312. If all interconnect layers have been treated, the method may finish the dummy fill pattern placement in step 314. If all interconnect layers have not been treated, the method may proceed to step 302 by selecting the next pair of consecutive layers.

Additionally, the method may check whether the first layer is already arranged in the form of a checkerboard. If the first layer includes dummy fill pattern in the form of a checkerboard, the dummy fill pattern on first layer may not be rearranged. The dummy fill pattern on the second layer may be re-arranged to form a checked board pattern by offsetting against the dummy fill pattern on the first layer.

One of skill in the art will appreciate that there are various ways to check the form of the dummy fill pattern. In a particular embodiment, numbers may be assigned **Exhibit** A features in order to check whether the dummy fill pattern is Page 25

35

already in the form of a checkerboard pattern. For example, a dummy feature may have a row number, a column number, and a layer number. The dummy fill pattern may be checked by implementation of a simple Boolean check as follows: Pattern checking number=row number+column number+ 5 layer number. Each dummy feature may have a pattern checking number. The numbering scheme for the simple Boolean check may be assigned such that the pattern checking number is always odd for given row number, column number and layer number. As such, the dummy fill features on the first 10 layer and the second layer are placed on alternating row and column combinations. Additionally, the simple Boolean check may be utilized to determine whether to re-arrange dummy features on the layer.

In FIG. 6, a cross-sectional view 600 of two layers showing 15 offset dummy fill features inserted by the present invention is shown. The first dummy features 602, 604 is arranged to offset the second dummy features 606-610. The checkerboard style layout of the dummy fill pattern prevents situations in which dummy patterns on successive layers overlap, 20 thereby increasing parasitic capacitance of the circuit by adding bulk (area) capacitance of the chip in proportion to the overlap area of the dummy patterns on consecutive layers. By offsetting the dummy patterns in a checkerboard fashion, the large bulk capacitance for an integrated circuit may be reduced.

Generally, the total capacitance for an integrated circuit composed of interconnect layers (metals) may be given by:

#### $C_{TOTAL} = C_{BULK} + C_{FRINGE}$

where  $C_{BULK}$ =Bulk intra-layer capacitance (bulk capacitance of metal lines on the same layer)+Bulk inter-layer Capacitance (bulk capacitance of metal lines on adjacent layers) and  $C_{FRINGE}$ =Fringe intra-layer capacitance (fringe capacitance)

of metal lines on the same layer)+Fringe inter-layer Capacitance (fringe capacitance of metal lines on adjacent layers).

In a particular embodiment of the present invention, the 40 above-described method and system may be implemented through various commercially available polygon manipulation languages. An example of the commercially available polygon manipulation languages may include, but are not limited to, Mentor Graphics® Calibre®, Synopsys® Her-45 cules® or the like.

It should be noted that the method and system of the present invention may be utilized for wafer processing operations such as CMP. However, the method and the system of the present invention may be utilized for any suitable integrated  $_{50}$  circuit fabrication process.

In the exemplary embodiments, the methods disclosed may be implemented as sets of instructions or software readable by a device. Further, it is understood that the specific order or hierarchy of steps in the methods disclosed are examples of 55 exemplary approaches. Based upon design preferences, it is understood that the specific order or hierarchy of steps in the method can be rearranged while remaining within the scope and spirit of the present invention. The accompanying method claims present elements of the various steps in a sample order, 60 and are not necessarily meant to be limited to the specific order or hierarchy presented.

It is believed that the method and system of the present invention and many of its attendant advantages will be understood by the forgoing description. It is also believed that it 65 will be apparent that various changes may be made in the form, construction and arrangement of the components 6

thereof without departing from the scope and spirit of the invention or without sacrificing all of its material advantages. The form herein before described being merely an explanatory embodiment thereof. It is the intention of the following claims to encompass and include such changes.

What is claimed is:

**1**. A method for placing dummy fill patterns in an integrated circuit fabrication process, comprising:

- obtaining layout information of the integrated circuit, the integrated circuit including a plurality of layers;
- obtaining a first dummy fill space for a first layer based on the layout information;
- obtaining a second dummy fill space for a second layer, the second layer being placed successively to the first layer;
- determining an overlap between the first dummy fill space and the second dummy fill space; and
- minimizing the overlap by re-arranging a plurality of first dummy fill features and a plurality of second dummy fill features,
- wherein the first dummy fill space includes non-signal carrying lines on the first layer and the second dummy fill space includes non-signal carrying lines on the second layer.

**2**. The method as described in claim **1**, wherein the plurality of first dummy fill features forms a grid within the first dummy fill space.

**3**. The method as described in claim **1**, wherein the plurality of second dummy fill features forms a grid within the second dummy fill space.

4. The method as described in claim 1, wherein the first dummy fill space is determined based on a local pattern density for the first layer.

**5**. The method as described in claim **1**, wherein the second dummy fill space is determined based on a local pattern density for the second layer.

6. The method as described in claim 2, wherein the grid includes a plurality of squares.

7. The method as described in claim 1, the minimizing the overlap step further comprising:

- determining whether the plurality of first dummy fill features form a predefined pattern; and
- re-arranging the plurality of first dummy fill features to form the predefined pattern if the plurality of first dummy fill features are not arranged in the predefined pattern.

8. The method as described in claim 7, further comprising:

re-arranging the plurality of second dummy fill features based on the plurality of first dummy features if the plurality of first dummy fill features are already arranged in the predefined pattern.

**9**. The method as described in claim **8**, wherein the plurality of second dummy fill features are re-arranged so as to be offset from the plurality of first dummy fill features.

**10**. The method as described in claim **7**, wherein the predefined pattern is a checkerboard pattern.

**11**. The method as described in claim **1**, wherein a total bulk capacitance is minimized.

**12**. The method as described in claim **11**, wherein the total bulk capacitance includes a bulk inter-layer capacitance.

13. The method as described in claim 11, wherein the bulk inter-layer capacitance is a bulk capacitance created by overlaps between the first layer and the second layer.

14. A method of filling dummy patterns for pattern density equalization in an integrated circuit fabrication pr 远头为说的样 A prising: Page 26

5

- obtaining a local density pattern of a first layer, the local density pattern obtained based on an initial layout design of the integrated circuit;
- determining a second layer, the second layer being placed successively to the first layer;
- obtaining a local density pattern of the second layer, the local density pattern obtained based on the initial layout design of the integrated circuit;
- designing a plurality of dummy fill features on the first layer and the second layer, the plurality of dummy fill <sup>10</sup> features being suitable for increasing pattern density in low density spaces on the first layer and the second layer;
- determining whether there is an overlap between the plurality of dummy fill features on the first layer and the plurality of dummy fill features on the second layer; and
- minimizing the overlap by re-arranging the plurality of dummy fill features on the first layer and the second layer,
- wherein a total inter-layer capacitance of the integrated 20 ing: circuit is minimized.

**15**. The method as described in claim **14**, the minimizing the overlap step further comprising:

- determining whether the plurality of first dummy fill feature form a checkerboard pattern; and <sup>25</sup>
- placing the plurality of first dummy fill features to form the checkerboard pattern base through a mathematical check if the plurality of first dummy fill features are not a form of the checkerboard pattern,

wherein the mathematical check is applied to numeric values of each of the plurality of first dummy fill features and the numeric values of each of the plurality of first dummy fill features are determined based on the location on the checkerboard pattern.

16. The method as described in claim 14, further comprising:

placing the plurality of second dummy fill features based on an arrangement of the plurality of first dummy features if the plurality of first dummy fill features form a checkerboard pattern.

**17**. The method as described in claim **16**, wherein the plurality of second dummy fill features are placed so as to form an alternate checkerboard pattern against the checkerboard pattern of the plurality of first dummy fill features.

**18**. The method as described in claim **16**, wherein the plurality of second dummy fill features are placed so as to be offset from the plurality of first dummy fill features.

**19**. The method as described in claim **14**, further comprising:

- placing the plurality of second dummy fill features to form the checkerboard pattern base through a mathematical check,
- wherein the mathematical check is applied to numeric values of each of the plurality of second dummy fill features and the numeric values of each of the plurality of second dummy fill features are determined based on the location on the checkerboard pattern.

\* \* \* \* \*

# EXHIBIT B

### Case 3:22-cv-01537-H-KSC Document 1, Filed 10/07/22 PageID.29 Page 29 of 75 BELL SEMICONDUCTOR LLC'S ANALYSIS OF INFRINGEMENT

## U.S. Patent No. 7,396,760

## Claims 1-6 & 11-13

Bell Semiconductor ("Bell Semic") provides evidence of infringement of exemplary claims 1–6 & 11–13 of U.S. Patent No. 7,396,760 ("the '760 patent") by the MXL267D produced by MaxLinear, Inc. ("MaxLinear"). In support thereof, Bell Semic provides the following claim charts.

"Accused Products" as used herein refers to the MaxLinear circuit designs and/or semiconductor products, including at least MXL267D, that are made, produced, and/or processed by a design tool, such as a Cadence Design Systems, Inc. ("Cadence"), Synopsys, Inc. ("Synopsys"), and/or Siemens Digital Industries Software (formerly Mentor Graphics) ("Siemens") tool, by rearranging dummy fill features to minimize their overlap when viewed across adjacent layers. On information and belief, these design tools all function similarly with respect to the functionality described herein. For simplicity, the Cadence tool will be the primary tool cited herein to illustrate infringement of the claimed methods. These claim charts demonstrate infringement by comparing each element of the asserted claims to corresponding components, aspects, and/or features of the Accused Products. These claim charts are not intended to constitute an expert report on infringement. These claim charts include information provided by way of example, and not by way of limitation.

The analysis set forth below is based only upon information from publicly available resources regarding the Accused Products, as MaxLinear and relevant third parties have not yet provided any non-public information. An analysis of non-public technical documentation may assist in further identifying all infringing features and functionality. Accordingly, Bell Semic reserves the right to supplement this infringement analysis once such information is made available to Bell Semic. Furthermore, Bell Semic reserves the right to revise this infringement analysis, as appropriate, upon issuance of a court order construing any terms recited in the asserted claims or as other circumstances so merit.

Bell Semic contends that each element of each claim asserted herein is literally met, and would also be met under the doctrine of equivalents, as there are no substantial differences between the Accused Products and the elements of the patent claims in function, way, and result. MaxLinear directly infringes the asserted claims of the '760 patent by performing each of the limitations. If MaxLinear attempts to argue that there is no literal infringement and/or if MaxLinear attempts to draw any distinction between the claimed functionality and the Accused Products, then Bell Semic reserves the right to rebut the alleged distinction as a matter of literal infringement and/or as to whether any such distinction is substantial under the doctrine of equivalents.

Unless otherwise noted, the cited evidence applies across each of MaxLinear's products that were made, produced, or processed from a circuit design using windows, including but not limited to MXL267D. Bell Semic reserves the right to amend this infringement analysis based on other products made, produced, or processed in the same or similar manner to that identified herein.

# Case 3:22-cv-01537-H-KSC Document 1 Filed 10/07/22 PageID.30 Page 30 of 75

| Claim 1                                                                                                                              | Accused Products                                                                                                                                                                                                                                                                                                                                                                                                            |
|--------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1. A method for                                                                                                                      | To the extent the preamble is limiting, the Accused Products are produced by performing a method for placing                                                                                                                                                                                                                                                                                                                |
| placing dummy                                                                                                                        | dummy fill patterns in an integrated circuit fabrication process:                                                                                                                                                                                                                                                                                                                                                           |
| fill patterns in an<br>integrated circuit<br>fabrication<br>process,                                                                 | In layout design, the variation of wiring film thickness<br>caused by the coarseness and denseness of the metal<br>layer can be a bottleneck in the manufacturing process. It<br>is time to consider a novel approach, to chip design that<br>considers metal fill in-design.                                                                                                                                               |
| comprising:                                                                                                                          | See <u>https://www.cadence.com/content/dam/cadence-www/global/en_US/documents/tools/digital-design-signoff/pegasus-tb.pdf</u> , page 1.                                                                                                                                                                                                                                                                                     |
|                                                                                                                                      | The dielectric layers in chip designs often vary in thickness due to the different patterns of metal on successive metal layers. These variations reduce yield and impact chip performance. To minimize these, you can add inactive metal segments, called metal fills, to the open areas of the design. The metal fill makes the topology of the metal layers more uniform, which reduces the variations in metal density. |
|                                                                                                                                      | The additional metal increases cross-coupling capacitance, however, so it is important to balance the decrease in thickness variations with the increase in capacitance.                                                                                                                                                                                                                                                    |
|                                                                                                                                      | <ul> <li>To simplify the estimation of cross-coupling capacitance added by the metal fill, the software adds the metal fill in a staggered<br/>pattern. For more information, see Metal Fill Features.</li> </ul>                                                                                                                                                                                                           |
|                                                                                                                                      | <ul> <li>To minimize cross-coupling capacitance within layers, the software adds the metal fill in the timing-aware mode. For more information, see Recommendations for Adding Timing-Aware Metal Fill.</li> </ul>                                                                                                                                                                                                          |
|                                                                                                                                      | See Innovus User Guide product version 20.10, March 2020, page 705.                                                                                                                                                                                                                                                                                                                                                         |
|                                                                                                                                      | For example, MaxLinear creates a circuit design for the MXL267D, which was made, produced, or processed from a circuit design that places dummy fill patterns in an integrated circuit fabrication process.                                                                                                                                                                                                                 |
| obtaining layout<br>information of<br>the integrated<br>circuit, the<br>integrated circuit<br>including a<br>plurality of<br>layers; | The Accused Products are made, produced, or processed from a circuit design that is created by obtaining layout information of the integrated circuit, the integrated circuit including a plurality of layers.                                                                                                                                                                                                              |

## Case 3:22-cv-01537-H-KSC Document 1 Filed 10/07/22 PageID.31 Page 31 of 75



# Case 3:22-cv-01537-H-KSC Document 1 Filed 10/07/22 PageID.32 Page 32 of 75

|                                                                                                                                             | For example, MaxLinear creates a circuit design for the MXL267D, which was made, produced, or processed from a circuit design that is created by loading design information of the integrated circuit. The integrated circuit includes multiple layers.                                                                                                                                                                                                                                                                                                        |
|---------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| obtaining a first<br>dummy fill space<br>for a first layer                                                                                  | The Accused Products are made, produced, or processed from a circuit design that is created by obtaining a first dummy fill space for a first layer based on the layout information.                                                                                                                                                                                                                                                                                                                                                                           |
| based on the                                                                                                                                | Achieving Gradient Density with Preferred Density Setting                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| layout<br>information;                                                                                                                      | To prevent density in neighboring regions from varying too much, the addMetalFill targets a preferred density. This minimizes the variation in density from window to window. You can set the parameters as follows:                                                                                                                                                                                                                                                                                                                                           |
|                                                                                                                                             | -minDensity 15 -maxDensity 85 -preferredDensity 35                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|                                                                                                                                             | addMetalFill -layer {Metal1 Metal2 Metal3}                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|                                                                                                                                             | The metal fills are inserted into white space to meet the preferred density. When the metal density in a window is less than the minimum metal fill density value, addMetalFill adds metal fill to achieve a density slightly above the preferred density, if possible. If the density is larger than maximum density after it pre-calculates the window density, no metal fills are inserted into the design. The metal fills are inserted based on the preferred density in all windows. This way, the density variation from window to window is minimized. |
|                                                                                                                                             | The windowStep parameter can be used to get further global uniformity. With this parameter, the metal densities in the window are calculated and changed by step as shown in the diagram.                                                                                                                                                                                                                                                                                                                                                                      |
|                                                                                                                                             | See Innovus User Guide product version 20.10, March 2020, page 719 .                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|                                                                                                                                             | For example, MaxLinear creates a circuit design for the MXL267D, which was made, produced, or processed from a circuit design that is created by obtaining a metal fill space for a first layer based on the loaded design information.                                                                                                                                                                                                                                                                                                                        |
| obtaining a<br>second dummy<br>fill space for a<br>second layer, the<br>second layer<br>being placed<br>successively to<br>the first layer; | The Accused Products are made, produced, or processed from a circuit design that is created by obtaining a second dummy fill space for a second layer placed successively to the first layer.                                                                                                                                                                                                                                                                                                                                                                  |

|                                                      | Achieving Gradient Density with Preferred Density Setting                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                                                      | To prevent density in neighboring regions from varying too much, the addMetalFill targets a preferred density. This minimizes the variation in density from window to window. You can set the parameters as follows:                                                                                                                                                                                                                                                                                                                                           |
|                                                      | -minDensity 15 -maxDensity 85 -preferredDensity 35                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|                                                      | addMetalFill -layer {Metal1 Metal2 Metal3}                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|                                                      | The metal fills are inserted into white space to meet the preferred density. When the metal density in a window is less than the minimum metal fill density value, addMetalFill adds metal fill to achieve a density slightly above the preferred density, if possible. If the density is larger than maximum density after it pre-calculates the window density, no metal fills are inserted into the design. The metal fills are inserted based on the preferred density in all windows. This way, the density variation from window to window is minimized. |
|                                                      | The windowStep parameter can be used to get further global uniformity. With this parameter, the metal densities in the window are calculated and changed by step as shown in the diagram.                                                                                                                                                                                                                                                                                                                                                                      |
|                                                      | See Innovus User Guide product version 20.10, March 2020, page 719 .                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|                                                      | For example, MaxLinear creates a circuit design for the MXL267D, which was made, produced, or processed from a circuit design that is created by obtaining a metal fill space for a second layer, where the second layer is placed successively to the first layer.                                                                                                                                                                                                                                                                                            |
| determining an<br>overlap between<br>the first dummy | The Accused Products are made, produced, or processed from a circuit design that is created by determining an overlap between the first dummy fill space and the second dummy fill space.                                                                                                                                                                                                                                                                                                                                                                      |
| fill space and the                                   | Staggered Metal Fill Pattern                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| second dummy<br>fill space; and                      | The staggered metal fill spreads out the effects of cross-coupling capacitance because the staggered pattern ensures that the metal fill does not line up on adjacent layers. This pattern is most effective on lightly congested layers. By default, the software adds a metal fill that is staggered in the preferred routing direction and not staggered in the non-preferred direction. The following figures show staggered and non-staggered patterns for both rectangular and square metal fills.                                                       |
|                                                      | See Innovus User Guide product version 20.10, March 2020, page 706 .                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|                                                      | For example, MaxLinear creates a circuit design for the MXL267D, which was made, produced, or processed from a circuit design that created by determining overlap between the first and second metal fill spaces. The only way to stagger metal fill is to first determine where there is overlap in metal fill and then to rearrange it to be staggered. <i>See</i> Brahmbhatt Decl. at ¶ 75.                                                                                                                                                                 |
|                                                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |

# Case 3:22-cv-01537-H-KSC Document 1 Filed 10/07/22 PageID.34 Page 34 of 75

| minimizing the overlap by re-                   | The Accused Products are made, produced, or processed from a circuit design that is created by minimizing the overlap by re-arranging a plurality of first dummy fill features and a plurality of second dummy fill features. |
|-------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| arranging a<br>plurality of first<br>dummy fill | The additional metal increases cross-coupling capacitance, however, so it is important to balance the decrease in thickness variations with the increase in capacitance.                                                      |
| features and a plurality of                     | • To simplify the estimation of cross-coupling capacitance added by the metal fill, the software adds the metal fill in a staggered pattern. For more information, see Metal Fill Features.                                   |
| second dummy<br>fill features,                  | <ul> <li>To minimize cross-coupling capacitance within layers, the software adds the metal fill in the timing-aware mode. For more information, see Recommendations for Adding Timing-Aware Metal Fill.</li> </ul>            |
|                                                 | See Innovus User Guide product version 20.10, March 2020, page 705 .                                                                                                                                                          |

## Case 3:22-cv-01537-H-KSC Document 1 Filed 10/07/22 PageID.35 Page 35 of 75



## Case 3:22-cv-01537-H-KSC Document 1 Filed 10/07/22 PageID.36 Page 36 of 75

### CLAIM CHARTS MaxLinear, Inc.

wherein the first The Accused Products are made, produced, or processed from a circuit design that is created such that the first dummy fill space includes non-signal carrying lines onf the first layer and the second dummy fill space includes dummy fill space non-signal carrying lines on the second layer. includes nonsignal carrying lines on the first The dielectric layers in chip designs often vary in thickness due to the different patterns of metal on successive metal layers. These layer and the variations reduce yield and impact chip performance. To minimize these, you can add inactive metal segments, called metal fills, to the open areas of the design. The metal fill makes the topology of the metal layers more uniform, which reduces the variations in second dummy metal density. fill space includes non-See Innovus User Guide product version 20.10, March 2020, page 705. signal carrying lines on the Adding Metal Fill with Iteration second layer. Metal fill can be added iteratively with different parameter settings. You can specify a name for a set of values for setMetalFill parameters. setMetalFill -iterationName file\_step1 -layer Metal1 -minDensity 15 -windowSize 100 100 -windowStep 50 50 You can also save the iteration file using GUI. To do so, open the Setup Metal Fill Options form, specify the parameters in the form, key in a file name, such as file\_step1, in the Iteration Name text box, and click OK. Iteration Name: Fill Mode: 
Fill Wire 
Fill Wire OPC Size Spacing Window & Density Metal Fill Length Metal Fill Width Metal Fill Max Min Layer Max Min Decremen Metal1(1) 10.000 1.000 2.000 0.400 0.230 Metal2(2) 10.000 1.000 2.000 0.800 0.280 Metal3(3) 10.000 1.000 2.000 0.800 0.280 Metal4(4) 10.000 1.000 2.000 0.800 0.280 1.000 10.000 2.000 0.800 0.280 Metal5(5) 10.000 1.000 2.000 0.440 0.800 Metal6(6) Defaults Load. Cancel Help The window size and step must be the same for all iterations of a specific layer. For example, the following specifications are NOT allowed because the values are not consistent: See Innovus User Guide product version 20.10, March 2020, page 726.

## Case 3:22-cv-01537-H-KSC Document 1 Filed 10/07/22 PageID.37 Page 37 of 75

#### CLAIM CHARTS MaxLinear, Inc.

| setMetalFill -iterationName file_step1 -layer Metal1 -minDensity 15 -windowSize 100 100 -windowStep 50 50                                                                                                                                                                                                                                  |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| setMetalFill -iterationName file_step2 -layer Metal1 -minDensity 15 -windowSize 50 50 -windowStep 25 25                                                                                                                                                                                                                                    |
| setMetalFill -iterationName file_step1 file_step2 -layer Metal1                                                                                                                                                                                                                                                                            |
| If you want to specify different window size and step when adding metal fill, you need to run addMetalFill in separate steps. In the following example, the specified values for -windowSize and -windowStep in step1, step2, and step3 are different:                                                                                     |
| setMetalFill -iterationName step1 -layer -windowSize 100 100 -windowStep 50 50                                                                                                                                                                                                                                                             |
| setMetalFill -iterationName step2 -layer -windowSize 100 100 -windowStep 50 50                                                                                                                                                                                                                                                             |
| setMetalFill -iterationName step3 -layer -windowSize 50 50 -windowStep 25 25                                                                                                                                                                                                                                                               |
| Here, you can run addMetalFill for the first two steps in a single iteration. However, you must run <i>step3</i> in a separate iteration because its window size and step values are different from those of <i>step1</i> and <i>step2</i> . Use addMetalFill -iterationNameList to add the metal fill using the stored set of parameters: |
| addMetalFill -iterationNameList {step1 step2}                                                                                                                                                                                                                                                                                              |
| addMetalFill -iterationNameList step3                                                                                                                                                                                                                                                                                                      |
| addMetalFill -layer {Metal1 Metal2 Metal3} -area 0 0 100 100 -nets {VDD VSS} -iterationName step1 step2                                                                                                                                                                                                                                    |
| See Innovus User Guide product version 20.10, March 2020, page 727.                                                                                                                                                                                                                                                                        |

## Case 3:22-cv-01537-H-KSC Document 1 Filed 10/07/22 PageID.38 Page 38 of 75

CLAIM CHARTS MaxLinear, Inc.

| Add Metal Fill               |                                         |                         |                      |                      |                             |
|------------------------------|-----------------------------------------|-------------------------|----------------------|----------------------|-----------------------------|
| Number of Local CPU(s) 1     | Set Multiple CPU                        |                         |                      |                      |                             |
| Iteration Name List:         |                                         |                         |                      |                      |                             |
| Model Selection              |                                         |                         |                      |                      |                             |
| Shape: 🧶 Rectangle           |                                         |                         |                      |                      |                             |
| Connection: 🗹 Tie H          | gh/Low to Net(s): AVSS VS               |                         |                      |                      |                             |
|                              | Connection Shape: (<br>Keep Unconnected |                         |                      |                      |                             |
|                              | Square Shap                             |                         |                      |                      |                             |
|                              | Use Generated Via                       |                         |                      |                      |                             |
|                              | Exclude Vias and Via                    |                         |                      |                      |                             |
| 🔲 Snap to User Grid 🗔 St     | gger 🖲 On 🔾 Off 🔾 Dia                   | 5                       |                      |                      |                             |
| 🔲 Allow Fill on Cells 🔲 Ig   | ore Macro Density Table                 |                         |                      |                      |                             |
| Incremental Control          |                                         |                         |                      |                      |                             |
| 🔲 Delete Metal Fill before   | reating New Metal Fill                  |                         |                      |                      |                             |
| 🗹 FillWire 🗹 Fi              | WIreOPC                                 |                         |                      |                      |                             |
| C Layer Selection            |                                         |                         |                      |                      |                             |
| Metal1(1) Metal2(2) Metal3(3 | Metal4(4) Metal5(5) Metal6              | (6)                     |                      |                      |                             |
| ✓ Timing Aware               |                                         |                         |                      |                      |                             |
| Critical Nets from Ti        | ning Analysis                           |                         |                      |                      |                             |
| Slack Threshold:             | 0.0                                     |                         |                      |                      |                             |
| 🗆 Area 🛛 💷                   |                                         |                         |                      |                      |                             |
| X1: 0.000                    | Y1: 0.000                               |                         |                      |                      |                             |
| X2: 0.000                    | Y2: 0.000                               |                         |                      |                      |                             |
| ОК                           | Apply                                   | Defaults                | Cancel               | Help                 |                             |
|                              |                                         |                         |                      | <u></u>              |                             |
| Key in the existing fil      | e list in Iteration N                   | <i>ame List</i> text bo | x in the Add Met     | al Fill form and the | en click <i>OK</i> .        |
| The engine processe          | s the iterations in t                   | the order listed        | and stops when       | the preferred dens   | sity is reached in any iter |
| See Innovus User             | Guidanroduct                            | version 20 10           | March 2020           | naga 727             |                             |
|                              | зинае ргоанся ч                         | version 20.10           | , <i>March</i> 2020, | page /2/.            |                             |

## Case 3:22-cv-01537-H-KSC Document 1 Filed 10/07/22 PageID.39 Page 39 of 75

# CLAIM CHARTS

MaxLinear, Inc.

| Claim 2                                                                                                                                                              | Accused Products |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|
| 2. The method as<br>described<br>in claim 1,<br>wherein the<br>plurality of first<br>dummy fill<br>features forms a<br>grid within the<br>first dummy fill<br>space. |                  |
|                                                                                                                                                                      |                  |

## Case 3:22-cv-01537-H-KSC Document 1 Filed 10/07/22 PageID.40 Page 40 of 75

CLAIM CHARTS MaxLinear, Inc.

| Y   | You can also do the same through the GUI by using the Route - Metal Fill - Add command.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|     | ● Add Metal Fill 巴                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|     | Number of Local CPU(s): 1 Set Multiple CPU                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|     | Iteration Name List:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|     | Model Selection                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|     | Shape: 🖲 Rectangle 🔍 Square                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|     | Connection: V Tie High/Low to Net(s) AVSS VSS AVDD VDD                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|     | Connection Shape:  Connection Shape: Connection Shape: Connection Shape: Connection Shape: Connection Shape: Connection Shape: Connection Shape: Connection Shape: Connection Shape: Connection Shape: Connection Shape: Connection Shape: Connection Shape: Connection Shape: Connection Shape: Connection Shape: Connection Shape: Connection Shape: Connection Shape: Connection Shape: Connection Shape: Connection Shape: Connection Shape: Connection Shape: Connection Shape: Connection Shape: Connection Shape: Connection Shape: Connection Shape: Connection Shape: Connection Shape: Connection Shape: Connection Shape: Connection Shape: Connection Shape: Connection Shape: Connection Shape: Connection Shape: Connection Shape: Connection Shape: Connection Shape: Connection Shape: Connection Shape: Connection Shape: Connection Shape: Connection Shape: Connection Shape: Connection Shape: Connection Shape: Connection Shape: Connection Shape: Connection Shape: Connection Shape: Connection Shape: Connection Shape: Connection Shape: Connection Shape: Connection Shape: Connection Shape: Connection Shape: Connection Shape: Connection Shape: Connection Shape: Connection Shape: Connection Shape: Connection Shape: Connection Shape: Connection Shape: Connection Shape: Connection Shape: Connection Shape: Connection Shape: Connection Shape: Connection Shape: Connection Shape: Connection Shape: Connection Shape: Connection Shape: Connection Shape: Connection Shape: Connection Shape: Connection Shape: Connection Shape: Connection Shape: Connection Shape: Connection Shape: Connection Shape: Connection Shape: Connection Shape: Connection Shape: Connection Shape: Connection Shape: Connection Shape: Connection Shape: Connection Shape: Connection Shape: Connection Shape: Connection Shape: Connection Shape: Connection Shape: Connection Shape: Connection Shape: Connection Shape: Connection Shape: Connection Shape: Connection Shape: Connection Shape: Connection Shape: Connection Shape: Connection Shape: Connection Shape: Connection Shape: Connection |
|     | ✓ Keep Unconnected Metal Fill(s)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|     | Square Shape Use Generated Vias Only                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|     | Exclude Vias and Via Rules                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|     | □ Snap to User Grid □ Stagger <sup>®</sup> On ○ Off ○ Diag                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|     | □ Allow Fill on Cells □ Ignore Macro Density Table                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|     | Incremental Control                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|     | Delete Metal Fill before Creating New Metal Fill                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|     | ✓ FilWire ✓ FilWireOPC                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|     | Layer Selection                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|     | Metal1(1) Metal2(2) Metal3(3) Metal4(4) Metal5(5) Metal6(6)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|     | ✓ Timing Aware                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|     | Critical Nets from Timing Analysis                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|     | Slack Threshold: 0.0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|     | Area                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|     | X1: 0.000 Y1: 0.000                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|     | X2: 0.000 Y2: 0.000                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|     | OK Apply Defaults Cancel Help                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| k   | Key in the existing file list in Iteration Name List text box in the Add Metal Fill form and then click OK.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| Т   | The engine processes the iterations in the order listed and stops when the preferred density is reached in any iteration.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| ,   | See Innovus User Guide product version 20.10, March 2020, page 727 .                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| fre | or example, MaxLinear creates a circuit design for the MXL267D, which was made, produced, or processed om a circuit design that is created such that the plurality of first dummy fill features forms a grid within the rst dummy fill space                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |

#### Case 3:22-cv-01537-H-KSC Document 1 Filed 10/07/22 PageID.41 Page 41 of 75

CLAIM CHARTS MaxLinear, Inc.

Claim 3 Accused Products 3. The method as The Accused Products are further made, produced, or processed from a circuit design that is created such that described the plurality of second dummy fill features forms a grid within the second dummy fill space. in claim 1, wherein the You can also do the same through the GUI by using the Route - Metal Fill - Add command. plurality of Add Metal Fill second dummy Number of Local CPU(s): 1 Set Multiple CPU... fill features Iteration Name List: forms a grid Model Selection within the Shape: 🖲 Rectangle 🔾 Square Connection: VI Tie High/Low to Net(s): AVSS VSS AVDD VDD second dummy Connection Shape: 💿 Tree 🛛 🔾 Mesh fill space. Keep Unconnected Metal Fill(s) Square Shape Use Generated Vias Only Exclude Vias and Via Rules: Stagger 🖲 On 🔾 Off 🔾 Diag Snap to User Grid 🖵 Allow Fill on Cells 📮 Ignore Macro Density Table Incremental Control Delete Metal Fill before Creating New Metal Fill V FillWire 🗹 FillWireOPC Layer Selection Metal1(1) Metal2(2) Metal3(3) Metal4(4) Metal5(5) Metal6(6) Timing Aware Critical Nets from Timing Analysis Slack Threshold: 0.0 🔛 Area X1: Y1: X2: Y2: OK Defaults Apply <u>C</u>ancel Help Key in the existing file list in Iteration Name List text box in the Add Metal Fill form and then click OK. The engine processes the iterations in the order listed and stops when the preferred density is reached in any iteration. See Innovus User Guide product version 20.10, March 2020, page 727.

## Case 3:22-cv-01537-H-KSC Document 1 Filed 10/07/22 PageID.42 Page 42 of 75

#### CLAIM CHARTS MaxLinear, Inc.

|                                                       | For example, MaxLinear creates a circuit design for the MXL267D, which was made, produced, or processed from a circuit design that is created such that the plurality of second dummy fill features forms a grid within the second dummy fill space.   |
|-------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Claim 4                                               | Accused Products                                                                                                                                                                                                                                       |
| 4. The method as described in claim 1,                | The Accused Products are made, produced, or processed from a circuit design that is created such that the first dummy fill space is determined based on a local pattern density for the first layer.                                                   |
| wherein the first                                     | Adding Metal Fill Using the GUI                                                                                                                                                                                                                        |
| dummy fill space<br>is determined<br>based on a local | <ol> <li>Determine the minimum and maximum size for metal fill shapes for each layer, then set these values on the Size &amp;<br/>Spacing page of the Setup Metal Fill form.</li> </ol>                                                                |
| pattern density                                       | • If you are using rectangular metal fill, use the <i>Rectangle Length</i> and <i>Metal Fill Width</i> values.                                                                                                                                         |
| for the first                                         | • If you are using square metal fill, use the <i>Metal Fill Width</i> and <i>Square Decrement</i> values.                                                                                                                                              |
| layer.                                                | <ol> <li>Determine the spacing around metal fill shapes for each layer, then set the value on the Size &amp; Spacing page of the Setup<br/>Metal Fill form. You must set two types of spacing values:</li> </ol>                                       |
|                                                       | <ul> <li>Spacing between a metal fill shape and an active metal shape. An active metal shape can be a signal wire, a power wire,<br/>a cell, a pin, or any other structure that is not classified as a fillwire.</li> </ul>                            |
|                                                       | <ul> <li>Spacing between a metal fill shape and another metal fill shape.</li> </ul>                                                                                                                                                                   |
|                                                       | <ol> <li>Determine the minimum, maximum, preferred, and external metal density for each layer, then set these values on the Window<br/>&amp; Density page of the Setup Metal Fill form.</li> </ol>                                                     |
|                                                       | 4. Use the Verify Metal Density form to create a Verify Density report.                                                                                                                                                                                |
|                                                       | 5. Locate an area in the design for which metal density is too low, then select that area on the Add Metal Fill form.                                                                                                                                  |
|                                                       | <ol><li>Determine whether you want metal fill to be square or rectangular, then choose the appropriate value on the Add Metal Fill<br/>form.</li></ol>                                                                                                 |
|                                                       | 7. Click OK or Apply on the Add Metal Fill form to add metal fill shapes to the area that you specified.                                                                                                                                               |
|                                                       | See Innovus User Guide product version 20.10, March 2020, page 726 .                                                                                                                                                                                   |
|                                                       | For example, MaxLinear creates a circuit design for the MXL267D, which was made, produced, or processed from a circuit design that is created such that the first dummy fill space is determined based on a local pattern density for the first layer. |

## Case 3:22-cv-01537-H-KSC Document 1 Filed 10/07/22 PageID.43 Page 43 of 75

# CLAIM CHARTS

MaxLinear, Inc.

| Claim 5                                     | Accused Products                                                                                                                                                                                                                                         |
|---------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 5. The method as described in claim 1,      | The Accused Products are made, produced, or processed from a circuit design that is created such that the second dummy fill space is determined based on a local pattern density for the second layer.                                                   |
| wherein the                                 | Adding Metal Fill Using the GUI                                                                                                                                                                                                                          |
| second dummy<br>fill space is<br>determined | 1. Determine the minimum and maximum size for metal fill shapes for each layer, then set these values on the Size & Spacing page of the Setup Metal Fill form.                                                                                           |
| based on a local                            | • If you are using rectangular metal fill, use the Rectangle Length and Metal Fill Width values.                                                                                                                                                         |
| pattern density                             | • If you are using square metal fill, use the Metal Fill Width and Square Decrement values.                                                                                                                                                              |
| for the second layer.                       | <ol> <li>Determine the spacing around metal fill shapes for each layer, then set the value on the Size &amp; Spacing page of the Setup<br/>Metal Fill form. You must set two types of spacing values:</li> </ol>                                         |
|                                             | <ul> <li>Spacing between a metal fill shape and an active metal shape. An active metal shape can be a signal wire, a power wire,<br/>a cell, a pin, or any other structure that is not classified as a fillwire.</li> </ul>                              |
|                                             | <ul> <li>Spacing between a metal fill shape and another metal fill shape.</li> </ul>                                                                                                                                                                     |
|                                             | <ol> <li>Determine the minimum, maximum, preferred, and external metal density for each layer, then set these values on the Window<br/>&amp; Density page of the Setup Metal Fill form.</li> </ol>                                                       |
|                                             | 4. Use the Verify Metal Density form to create a Verify Density report.                                                                                                                                                                                  |
|                                             | 5. Locate an area in the design for which metal density is too low, then select that area on the Add Metal Fill form.                                                                                                                                    |
|                                             | <ol><li>Determine whether you want metal fill to be square or rectangular, then choose the appropriate value on the Add Metal Fill<br/>form.</li></ol>                                                                                                   |
|                                             | 7. Click OK or Apply on the Add Metal Fill form to add metal fill shapes to the area that you specified.                                                                                                                                                 |
|                                             | See Innovus User Guide product version 20.10, March 2020, page 726 .                                                                                                                                                                                     |
|                                             | For example, MaxLinear creates a circuit design for the MXL267D, which was made, produced, or processed from a circuit design that is created such that the second dummy fill space is determined based on a local pattern density for the second layer. |

## Case 3:22-cv-01537-H-KSC Document 1 Filed 10/07/22 PageID.44 Page 44 of 75

# CLAIM CHARTS

MaxLinear, Inc.

| Claim 6                                                                                                    | Accused Products                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |  |  |  |
|------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| 6. The method as<br>described<br>in claim 2,<br>wherein the grid<br>includes a<br>plurality of<br>squares. | The Accused Products are made, produced, or processed from a circuit design that is created such that the grid includes a plurality of squares.<br>The software uses parameters specified in the LEF file or the fill commands to analyze the density and determine the size and position of the fill. It divides the design into windows and adds metal or cuts to the open areas in each window until the metal and cut densities meet the density requirements.<br>Suggened square metal fill<br>A metal fill that is staggered in both directions can also be added. This type of metal fill has a diagonal pattern. It is most apparent when it is added to the upper layers where there is not a lot of routing. The following figures show a metal fill that is staggered diagonally:<br>See Innovus User Guide product version 20.10, March 2020, pages 705-6. |  |  |  |  |  |

## Case 3:22-cv-01537-H-KSC Document 1 Filed 10/07/22 PageID.45 Page 45 of 75

CLAIM CHARTS MaxLinear, Inc.

| You can also do the same through the GUI by using the Route - Metal Fill - Add command.                                   |
|---------------------------------------------------------------------------------------------------------------------------|
| Add Metal Fill                                                                                                            |
| Number of Local CPU(s) 1 Set Multiple CPU                                                                                 |
| Iteration Name List                                                                                                       |
| Model Selection                                                                                                           |
| Shape:      Rectangle      Square                                                                                         |
| Connection: V Tie High/Low to Net(s): AVSS VSS AVDD VDD<br>Connection Shape:  Tree  Mesh                                  |
| ✓ Keep Unconnected Metal Fill(s)                                                                                          |
| Square Shape                                                                                                              |
| Use Generated Vias Only                                                                                                   |
| Exclude Vias and Via Rules                                                                                                |
| □ Snap to User Grid □ Stagger  On ○ Off ○ Diag<br>□ Allow Fill On Cells □ Ignore Macro Density Table                      |
| Cincremental Control                                                                                                      |
| Delete Metal Fill before Creating New Metal Fill                                                                          |
| ✓ Filtwire ✓ Filtwire OPC                                                                                                 |
| Layer Selection                                                                                                           |
| Metal1(1) Metal2(2) Metal3(3) Metal4(4) Metal5(5) Metal6(6)                                                               |
| ✓ Timing Aware                                                                                                            |
| Critical Nets from Timing Analysis                                                                                        |
| Slack Threshold: 0.0                                                                                                      |
| Area 📰                                                                                                                    |
| X1: 0.000 Y1: 0.000<br>X2: 0.000 Y2: 0.000                                                                                |
|                                                                                                                           |
| <u>O</u> K <u>Apply</u> <u>Defaults</u> <u>Cancel</u> <u>Help</u>                                                         |
| Key in the existing file list in Iteration Name List text box in the Add Metal Fill form and then click OK.               |
| The engine processes the iterations in the order listed and stops when the preferred density is reached in any iteration. |
| See Innovus User Guide product version 20.10, March 2020, page 727.                                                       |
|                                                                                                                           |
| For example, MaxLinear creates a circuit design for the MXL267D, which was made, produced, or processed                   |
| from a circuit design that is created such that the grid includes a plurality of squares.                                 |
|                                                                                                                           |

#### Case 3:22-cv-01537-H-KSC Document 1 Filed 10/07/22 PageID.46 Page 46 of 75

# CLAIM CHARTS

MaxLinear, Inc.

| Claim 11                                      | Accused Products                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |  |  |
|-----------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| 11. The method<br>as described<br>in claim 1, | The Accused Products are further made, produced, or processed from a circuit design that is created such that a total bulk capacitance is minimized.                                                                                                                                                                                                                                                                                                                                                     |  |  |  |  |
| wherein a total<br>bulk capacitance           | Bulk capacitance is the area capacitance between the two adjacent metal layers.                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |  |  |
| is minimized.                                 | The dielectric layers in chip designs often vary in thickness due to the different patterns of metal on successive metal layers. These variations reduce yield and impact chip performance. To minimize these, you can add inactive metal segments, called metal fills, to the open areas of the design. The metal fill makes the topology of the metal layers more uniform, which reduces the variations in metal density.                                                                              |  |  |  |  |
|                                               | The additional metal increases cross-coupling capacitance, however, so it is important to balance the decrease in thickness variations with the increase in capacitance.                                                                                                                                                                                                                                                                                                                                 |  |  |  |  |
|                                               | <ul> <li>To simplify the estimation of cross-coupling capacitance added by the metal fill, the software adds the metal fill in a staggered<br/>pattern. For more information, see Metal Fill Features.</li> </ul>                                                                                                                                                                                                                                                                                        |  |  |  |  |
|                                               | <ul> <li>To minimize cross-coupling capacitance within layers, the software adds the metal fill in the timing-aware mode. For more information, see Recommendations for Adding Timing-Aware Metal Fill.</li> </ul>                                                                                                                                                                                                                                                                                       |  |  |  |  |
|                                               | See Innovus User Guide product version 20.10, March 2020, page 705.                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |  |  |
|                                               | Staggered Metal Fill Pattern                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |  |  |  |
|                                               | The staggered metal fill spreads out the effects of cross-coupling capacitance because the staggered pattern ensures that the metal fill does not line up on adjacent layers. This pattern is most effective on lightly congested layers. By default, the software adds a metal fill that is staggered in the preferred routing direction and not staggered in the non-preferred direction. The following figures show staggered and non-staggered patterns for both rectangular and square metal fills. |  |  |  |  |
|                                               | See Innovus User Guide product version 20.10, March 2020, page 706 .                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |  |  |
|                                               | Definition of Bulk capacitance from Column 5 of Taravade<br>$C_{TOTAL} = C_{BULK} + C_{FRINGE}$                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |  |  |
|                                               | where $C_{BULK}$ =Bulk intra-layer capacitance (bulk capacitance of metal lines on the same layer)+Bulk inter-layer Capacitance (bulk capacitance of metal lines on adjacent layers) and                                                                                                                                                                                                                                                                                                                 |  |  |  |  |
|                                               | For example, MaxLinear creates a circuit design for the MXL267D, which was made, produced, or processed from a circuit design that minimized total bulk capacitance.                                                                                                                                                                                                                                                                                                                                     |  |  |  |  |

#### Case 3:22-cv-01537-H-KSC Document 1 Filed 10/07/22 PageID.47 Page 47 of 75

# CLAIM CHARTS

MaxLinear, Inc.

| Claim 12                                           | Accused Products                                                                                                                                                                                                                                                                                                                                                                                                            |
|----------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 12. The method                                     | The Accused Products are further made, produced, or processed from a circuit design that is created such that                                                                                                                                                                                                                                                                                                               |
| as described<br>in claim 11,                       | the total bulk capacitance includes a bulk inter-layer capacitance.                                                                                                                                                                                                                                                                                                                                                         |
| wherein the total                                  | Coupling capacitance between signals and dummies of multiple layers                                                                                                                                                                                                                                                                                                                                                         |
| bulk capacitance<br>includes a bulk<br>inter-layer | The dielectric layers in chip designs often vary in thickness due to the different patterns of metal on successive metal layers. These variations reduce yield and impact chip performance. To minimize these, you can add inactive metal segments, called metal fills, to the open areas of the design. The metal fill makes the topology of the metal layers more uniform, which reduces the variations in metal density. |
| capacitance.                                       | The additional metal increases cross-coupling capacitance, however, so it is important to balance the decrease in thickness variations with the increase in capacitance.                                                                                                                                                                                                                                                    |
|                                                    | <ul> <li>To simplify the estimation of cross-coupling capacitance added by the metal fill, the software adds the metal fill in a staggered<br/>pattern. For more information, see Metal Fill Features.</li> </ul>                                                                                                                                                                                                           |
|                                                    | <ul> <li>To minimize cross-coupling capacitance within layers, the software adds the metal fill in the timing-aware mode. For more information, see Recommendations for Adding Timing-Aware Metal Fill.</li> </ul>                                                                                                                                                                                                          |
|                                                    | See Innovus User Guide product version 20.10, March 2020, page 705.                                                                                                                                                                                                                                                                                                                                                         |
|                                                    | Bulk inter-layer capacitance is the bulk capacitance of metal lines on adjacent layers (5:34)                                                                                                                                                                                                                                                                                                                               |
|                                                    | For example, MaxLinear creates a circuit design for the MXL267D, which was made, produced, or processed from a circuit design in which the minimized total bulk capacitance included a bulk inter-layer capacitance.                                                                                                                                                                                                        |
|                                                    |                                                                                                                                                                                                                                                                                                                                                                                                                             |
|                                                    |                                                                                                                                                                                                                                                                                                                                                                                                                             |
|                                                    |                                                                                                                                                                                                                                                                                                                                                                                                                             |
|                                                    |                                                                                                                                                                                                                                                                                                                                                                                                                             |
|                                                    |                                                                                                                                                                                                                                                                                                                                                                                                                             |
|                                                    |                                                                                                                                                                                                                                                                                                                                                                                                                             |

# CLAIM CHARTS

MaxLinear, Inc.

| Claim 13                                                                                                                  | Accused Products                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|---------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 13. The method<br>as described<br>in claim 11,<br>wherein the bulk<br>inter-layer<br>capacitance is a<br>bulk capacitance | The Accused Products are further made, produced, or processed from a circuit design that is created such that the bulk inter-layer capacitance is a bulk capacitance created by overlaps between the first layer and the second layer.  Staggered Metal Fill Pattern  The staggered metal fill spreads out the effects of cross-coupling capacitance because the staggered pattern ensures that the metal fill does not line up on adjacent layers. This pattern is most effective on lightly congested layers. By default, the software adds a metal fill that is staggered in the preferred routing direction and not staggered in the non-preferred direction. The following figures show staggered and non-staggered patterns for both rectangular and square metal fills. |
| created by<br>overlaps<br>between the first<br>layer and the<br>second layer.                                             | See Innovus User Guide product version 20.10, March 2020, page 706.<br>For example, MaxLinear creates a circuit design for the MXL267D, which was made, produced, or processed from a circuit design in which the bulk inter-layer capacitance is created by overlaps between the first layer and the second layer.                                                                                                                                                                                                                                                                                                                                                                                                                                                            |

Caveat: The notes and/or cited excerpts utilized herein are set forth for illustrative purposes only and are not meant to be limiting in any manner. For example, the notes and/or cited excerpts, may or may not be supplemented or substituted with different excerpt(s) of the relevant reference(s), as appropriate. Further, to the extent any error(s) and/or omission(s) exist herein, all rights are reserved to correct the same.

# EXHIBIT C

| C        | ase 3:22-cv-01537-H-KSC | Document 1 | Filed 10/07/22 | PageID.50 | Page 50 of 75                         |
|----------|-------------------------|------------|----------------|-----------|---------------------------------------|
|          |                         |            |                |           |                                       |
| 1        |                         |            |                |           |                                       |
| 2        |                         |            |                |           |                                       |
| 3        |                         |            |                |           |                                       |
| 4        |                         |            |                |           |                                       |
| 5        |                         |            |                |           |                                       |
| 6        |                         |            |                |           |                                       |
| 7        |                         |            |                |           |                                       |
| 8        |                         |            |                |           |                                       |
| 9        |                         |            |                |           |                                       |
| 10       |                         |            |                |           |                                       |
| 11       |                         |            |                |           |                                       |
| 12<br>13 |                         |            |                |           |                                       |
| 13       |                         |            |                |           |                                       |
| 15       |                         |            |                |           |                                       |
| 16       |                         |            |                |           |                                       |
| 17       |                         |            |                |           |                                       |
| 18       | IN TH                   | E UNITED S | STATES DIST    | RICT COU  | RT                                    |
| 19       | FOR THE                 | SOUTHER    | N DISTRICT (   | OF CALIF  | ORNIA                                 |
| 20       |                         |            |                |           |                                       |
| 21       | BELL SEMICONDUCT        | OR, LLC,   | Case N         | ю.        |                                       |
| 22       | Plaint                  | iff,       | DECI           | ARATION   | OF DHAVAL                             |
| 23       | v.                      |            | BRAH           | MBHATT    | OF DHAVAL                             |
| 24       | MAXLINEAR, INC.         |            | DEMA           | ND FOR J  | URY TRIAL                             |
| 25       | Defen                   | idant.     |                |           |                                       |
| 26       |                         |            |                |           |                                       |
| 27<br>28 |                         |            |                |           |                                       |
| 28       |                         | יח         |                |           | Exhibit C<br>Page 50<br>AL BRAHMBHATT |
|          |                         | D.         | LULAKAHUN      | υς μπαν   | αι όγαπιμβμαι ι                       |

1. I make this declaration on behalf of Bell Semiconductor, LLC ("Bell Semic"). I understand that Bell Semic will offer my declaration as evidence in support of its contemporaneously-filed complaint for patent infringement in the above-captioned case.

2. My qualifications to testify concerning the relevant technology are set forth in my curriculum vitae, attached hereto as **Exhibit 1**.

3. I hold a Master of Science (M.Sc.) in Physics, with a specialization in Solid State Electronics, from Gujarat University in India, which I received in 1977. I also hold a Master of Science in Electrical Engineering (M.S.E.E.) from University of Cincinnati in the United States, which I received in 1978. My continuing education included a certificate in Executive Program for Small Companies in summer of 1993 and a certificate in Marketing Management in summer of 1994, both from Stanford University. I received additional certifications in International Marketing at the University of London in 1995 and certification as a Trained Nanotechnologist in 2007.

4. I have over 30 years of experience with integrated circuit design, semiconductor processing, semiconductor manufacturing, and product quality and reliability. Since 2002, I have served as the Founder, President, and CEO of PHYchip Corporation, a company focused on memory and physical layer (PHY) chips as well as modules and sub-systems. I also occasionally serve as a technical expert in a variety of patent litigation lawsuits involving IC memory, CMOS Analog IC, I/O interface, SIMM/DIMM memory modules, and high-speed physical layer chips.

5. From 1978 to 1980, I served as a Senior Design Engineer at Fairchild Semiconductor Corporation where I was responsible for the memory design, debug, and production of the 32K bit EPROM memory and placing this non-volatile memory on a micro-processor in collaboration with the microprocessor design team. After my time at Fairchild, I moved to Synertek Inc. where I served as a Design Project Manager from 1980 to 1982. At Synertek, I was responsible for the design and development of an industry first 256-bit single power supply, 5V ONLY NMOS Exhibit C

-1- Page 51 DECLARATION OF DHAVAL BRAHMBHATT

EEPROM with on-chip high-voltage generation. I received multiple technology
 pioneering patents for this invention.

2 3

4

5

6

7

8

9

10

11

12

13

14

6. In 1982, I decided to join National Semiconductor as a Design Manager. There, I was in charge of high-density single power supply 64 k-bit EEPROM memory. I left National Semiconductor in 1983 to start my own company, ICT, Inc., a semiconductor startup company in the area of high-speed programmable logic and programmable memory integrated circuits ("IC"). As Vice President of ICT, I personally designed leading nonvolatile memory and logic IC chips for the company, supervised engineering, and managed all design and product development in the company. As a Founder and Vice-President, I managed collaboration between ICT and its Japanese collaboration partner Asahi-Kasei Corporation, its Korean technology partner Hyundai Electronics, and its U.S. collaboration partners American Microsystems and Advanced Micro Devices. ICT, Inc. eventually went public and was thereafter acquired.

In 1989, I left ICT to join National Semiconductor again as a Product 15 7. 16 Line Director. I was in charge of the business unit in the memory IC product line where I supervised close to 100 employees and oversaw product development and 17 18 P&L, amongst other responsibilities. As a Senior Product Line Director, I managed 19 collaborations between National Semiconductor and several partners, including the Japanese company Toshiba, and visited Japan frequently to both help develop new 20 21 technologies with our collaborators and address suspected defects in products 22 manufactured by National Semiconductor and incorporated into the products of 23 Japanese customers and other customers worldwide.

8. In early 1996, I decided to leave National Semiconductor to join Smart
Modular Corporation, a recognized leader in SIMM/DIMM memory modules, as a
Vice President of Technology & Business Development. As Vice President, I
developed and managed product development in IC memory based sub-systems such
as PCMCIA, CompactFlash, and other memory cards/modules. This company also
Exhibit C
2
Page 52
DECLARATION OF DHAVAL BRAHMBHATT

went public and was later acquired by a major worldwide manufacturer of electronic products named Solectron Inc.

9. In late 1997, I ventured to start yet another business, Modern Media Memory, Inc., where I served as the CEO until 1998. There, I designed and consulted on PCMCIA flash memory cards using NAND/NOR flash memory IC and CompactFlash cards using NAND flash IC.

10. Following Modern Media Memory, and around 1999, I joined MARS Technologies as Chief Operating Officer. This company designed and developed advanced network communications IC components focused on physical layer chips. MARS had a close technology collaboration relationship with Panasonic. MARS was acquired and the combined company eventually became a part of Broadcom.

11. Around 2000, I founded Modern Telecom that focused on advanced compound semiconductor (InP, GaAs) based technologies for telecommunications systems.

12. As an Adjunct Professor, I have taught graduate and undergraduate courses in Nanotechnology at Santa Clara University Graduate School of Engineering and at The Ohlone College. I also taught full day courses on Nanotechnology at the Society of Photo-Optical Instrumentation Engineers (SPIE).

13. From 2006 to 2017, I was invited to serve on SBIR/STTR panels by NIH and NSF where I worked with other industry and academia experts to help the U.S. Government agencies decide on technology development funding awards for small companies in excess of tens of millions of dollars annually.

14. Over the years, I have received 11 U.S. patents in design and development of semiconductor devices. In ten of these eleven patents I was named as a sole inventor and as the lead inventor of each of the aforementioned patents. Four of these patents went on to have international counterparts.

15. I was named a Fellow under the National Scholarship Scheme by the
Government of India and as a Fellow by Rotary International.

Exhibit C 3 Page 53 DECLARATION OF DHAVAL BRAHMBHATT

Currently I serve as the Co-Chairman of IEEE Region 6, Central Area. I 16. am also the founder of the IEEE San Francisco Bay Area Nanotechnology Council and the former Chairman of the IEEE San Francisco Bay Area Vehicle Technology Society. I have received numerous awards by IEEE in 2007, 2008, 2012, and 2020. IEEE (Institute of Electrical and Electronics Engineers) is over 100 years old, and the biggest and most recognized worldwide organization of its kind.

17. Around 2007, I was appointed by then-Congressman Mike Honda and State Controller of California Steve Westly on the Blue Ribbon Task Force on Nanotechnology. Around that same time, I also made a presentation to the science sub-committee of the United States Congress.

I have reviewed U.S. Patent No. 7,396,760 to Taravade et al. ("Taravade 18. '760"), which is asserted in the Complaint, and its file history. In addition, I have reviewed the claim charts accompanying the Complaint supported by this Declaration.

19. I have also reviewed various declarations of Lloyd Linder in support of other complaints filed by Bell Semic on patents relating to various aspects of dummy metal fill.1 I agree with the substance of those declarations, and have reused their accurate descriptions of the background technology in this Declaration to help contextualize the innovations captured by Taravade '760. The portions incorporated from the Linder Declaration are identified by italicized text.

My college education over 7 years and 30-plus years of knowledge and 20. experience in integrated circuit design, layout, and fabrication provides the necessary experience to support my stated conclusions set forth below.

## **Background on Integrated Circuit Manufacture, Including the Layout Process Flow Segment of the Manufacturing Process**

Page 54

DECLARATION OF DHAVAL BRAHMBHATT

Semiconductor manufacture begins with the creation of a set of 21. specialized electronic files that dictate the three-dimensional structure and features of

<sup>1</sup> These Declarations relate to the Shrowty '259, Cwynar '807, Lakshmanan '803, and Hoff '626 patents. 28 Exhibit C

1

2

3

4

5

6

7

8

9

10

11

12

13

14

15

16

17

18

19

20

21

22

23

24

the semiconductor device. These files, which are normally referred to as Graphic
Design System (GDSII) files, are specifically formatted for and serve as necessary
inputs for the devices that build the semiconductor device layer-by-layer according to
the instructions contained in the GDSII files. Any changes to the structures in the
GDSII files will result in changes to the structures in the fully fabricated device.<sup>2</sup> The
manufacturing process ends with the wafer containing the individual semiconductor
devices being fully fabricated and sawed into individual semiconductor dies.

22. The image below (although not in italics, is borrowed from Linder Declaration) provides a simplified schematic showing, at a high level, a commonly-used integrated circuit design flow process that is representative of many (if not most) process flows in current use for creation of circuit layouts:

| 23 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 24 | <sup>2</sup> The physical design validation of an integrated circuit design ensures that all spatial constraints are satisfied for the traces and devices formed in various layers of an integrated circuit die. The structures formed in the several layers of an integrated circuit die are represented in a GDSII format file that contains the chip topological information for creating the masks used in manufacturing the integrated circuit dies. This is also called the "layout," and which patents in this area typically call a "design". The GDSII format is an industry standard used by commercially available physical verification tools to represent physical design data. All structures affecting the performance of the circuit die must and will be present in the layout. |
| 25 | integrated circuit die. The structures formed in the several layers of an integrated circuit die are represented in a GDSII format file that contains the chip topological                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| 26 | information for creating the masks used in manufacturing the integrated circuit dies.<br>This is also called the "lavout." and which patents in this area typically call a                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| 27 | "design". The GDSII format is an industry standard used by commercially available<br>physical verification tools to represent physical design data. All structures affecting                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| 28 | the performance of the circuit die must and will be present in the layout.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|    | Exhibit C                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|    | 5 Page 55                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|    | DECLARATION OF DHAVAL BRAHMBHATT                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |



23. The integrated circuit design flow process includes a design engineer, 1 2 using design tools, to create a design for an integrated circuit to be processed.

Design tools from vendors such as Cadence, 24. Synopsys, or MentorGraphics (now Siemens) will then be used to design, simulate, and lay out integrated circuits. The typical design tool suite includes<sup>3</sup> schematic capture, simulation, layout, verification (layout versus schematic (LVS) and design rule check (DRC)), and fill generation routines. These fill routines can be automated or manual, and can be provided by the design tool company in whole or in part.

9 25. To be sure, the precise capabilities of each design tool available to a 10 particular design engineer may differ within a company (based on what options in the design suite are available to a particular user or on a particular device), and between different design tool suites. However, based on my experience, at a high level, the 12 13 design tools used by design engineers in the semiconductor industry, all operate in substantially similar fashion for schematic capture, simulation, layout, verification, 14 design rule check, and fill-generation. In particular, based on my experience, I agree 15 16 with Lloyd Linder that, the design tools commonly used in the industry to place 17 dummy fill operate in substantially similar fashion in providing incremental and timing-aware fill generation for integrated circuit layouts, including the tools used for 18 19 calculating the additional interlayer and intralayer capacitance in the placement or 20 adjustment of dummy fill.

26. In the design process, the schematic is created first. The layout design tool is used to place and route all of the active (i.e., transistors) and passive components (i.e., resistors, capacitors, and inductors), and the interconnections between devices (represented as wires) in the schematic. It represents the circuit 25 function that is to be physically implemented in the silicon. The schematic is created

26 27

21

22

23

24

3

4

5

6

7

8

Sometimes electrical rule check (ERC) is also included in design tool suite 28 capabilities. Exhibit C

3

4

5

6

7

8

9

and simulated, using the CAD tools, to confirm that the circuit functions to a desired
 specification.

27. Once that performance specification is confirmed from the schematic simulation, the layout of the circuit is performed to physically place each of the individual elements necessary to implement the circuit functions set forth in the schematic in the GDSII file. During layout, layout rules for active and passive devices must be followed, but conformance is not checked until a DRC is run (typically at least as part of the final verification, though it can be run at any point or points in the layout process).

Once the layout is completed, it is compared to the schematic of the 10 28. 11 circuit using layout-versus-schematic (LVS) tool to confirm that the two are identical. From the schematic, a netlist (a list of devices and the associated nodes) is generated. 12 13 From the netlist, the schematic could be re-generated manually by drawing the devices and connecting the device nodes. From the layout of devices and associated 14 15 nodes, a corresponding netlist is generated, from which a similar schematic could be 16 generated by hand by drawing the devices and connecting the device nodes from the 17 layout netlist. Then the schematic netlist is compared to the layout netlist using the 18 LVS tool. The LVS tool compares the schematic netlist to the layout netlist to see if they match—i.e., whether they contain the same devices connected in the same 19 20 fashion. If they do not match, the discrepancies between the two must be found and 21 corrected, and LVS re-run. Any violations of layout rules must be corrected and DRC 22 re-run for the layout.

23 29. After passing LVS, the process of performing parasitic extraction
24 simulations before the fill has been placed (pre-fill) can be performed on an extracted
25 netlist created from the layout. If parasitic simulations are performed prior to the fill
26 placement, the designer can get an idea of the impact on circuit performance from the
27 basic layout parasitics pre-fill. From the layout, a netlist is extracted that includes any
28 of parasitic resistance (R), parasitic inductance (L), parasitic capacitance (C), or any
28 Exhibit C
8 Page 58

combination of the three. Additionally, the parasitic extraction can include what is 1 2 termed "coupled" capacitance (parasitic capacitance between metal lines) as well as 3 the parasitic capacitance to the substrate. For maximum accuracy, this should not 4 only include intralayer effects (i.e., interactions between metal elements on the same 5 layer, such as between dummy fill and signal lines) but also interlayer effects (i.e., interaction between parallel or overlapping metal features on adjacent layers). The 6 7 extracted netlist, with the selected added parasitics, can be used to run simulations on 8 the baseline layout to determine if there is any performance degradation due to the baseline layout routing. 9

10 The simulated performance of the layout, which includes the parasitics, 30. needs to be as close as possible to the specification that was already satisfied by the 12 schematic. That is why parasitic extraction is performed, and why it is iterated pre-fill 13 and post-fill. So if there is performance degradation due to the baseline layout, the layout is redone until its performance is at acceptable parameters. Ideally, the 14 15 extracted simulation results closely match the schematic simulation results, which 16 means that the layout parasitics had no significant impact on the circuit performance.

17 31. Once the layout passes pre-fill, the design tool is used to insert dummy 18 fill at appropriate locations in the layout that ideally do not contain devices or other 19 features. As is well-known in the industry, the purpose of adding dummy fill is to 20 achieve a higher and more uniform density of interconnect across the surface of each 21 layer of the chip, to improve the outcomes of the chemical-mechanical 22 polishing/planarization (CMP) step during fabrication. If individual pieces of fill are 23 below a certain minimum size, they may give rise to planarization issues during CMP. 24 which will result in the dielectric material deposited on top of those too-small features not planarizing properly,<sup>4</sup> which will produce dishing in the dielectric and result in a 25

26

<sup>&</sup>lt;sup>4</sup> The effect on the dielectric from underlying interconnect is known as the deposition bias. A "positive bias" or "positive deposition" bias is when the width of the protrusion in the dielectric is greater than that of the underlying active interconnect feature. Conversely, a "negative bias" or "negative deposition bias" is when the 27 28 Exhibit C Page 59

non-planarized surface. Thus, in practice, the fill pieces added cannot be below a 1 2 certain minimum feature size. Adding dummy fill at or exceeding the minimum feature 3 size and to achieve a higher and more uniform density of interconnect lowers the likelihood of defects caused by the CMP process step and thus improves the vield of 4 5 *modern integrated circuits.* 

Once all components of the integrated circuit design have been placed *32*. and routed, a physical design validation is typically performed at the very end of the design cycle. This ensures that all spatial constraints are satisfied for the traces and devices in each layer of an IC, that the die complies to all process rules, and that any additional required steps specific to manufacturability for a selected technology have been performed (e.g., metal utilization).

33. Even after a physical design validation, the physical design may change for any one of a number of reasons, including but not limited to timing delays, performance, or functionality. In such instances, the various steps in the process flow will have to be redone to accommodate the changes in the physical design. This 16 includes placement of dummy fill as well.

*As the pre-fill step confirms that parasitics of the baseline layout, pre-fill,* 34. do not degrade the performance of the integrated circuit, it is desirable that the fill 19 likewise does not degrade performance. However, depending on its placement, dummy fill can also degrade the performance of the integrated circuit, which is undesirable. To minimize this, the design suites include timing-aware fill tools that minimize, if not 22 prevent, any degradation to circuit performance caused by dummy fill insertion. These tools also incorporate details on fill density, size, and position necessary to meet the

25

24

23

6

7

8

9

10

11

12

13

14

15

17

18

20

21

width of the protrusion in the dielectric is less than that of the underlying active interconnect feature. In either case, large density variations of the active interconnect features will typically result in interconnect that is insufficiently planarized during CMP, and thus, overpolishing of the dielectric that produces significant dishing. This is particularly detrimental in fabrication of multi-layer chips and packages. 26 27 28 Exhibit C

10

Page 60

DECLARATION OF DHAVAL BRAHMBHATT

requirements of the fabrication process and allow the user to specify the minimum and 1 2 maximum dimensions of the dummy fill.

3

Based on my experience, I agree with Lloyd Linder that the use of such 35. timing-aware fill tools has become standard practice in designing modern integrated 4 5 circuits. In fact, modern integrated circuit designs are required to have fill included as part of the database submitted for fabrication. Due to the complicated nature of these 6 7 designs, such as SoCs and highly integrated circuits with many layers, the fill process cannot be manual at least for the practical reason of there being far too many 8 locations and options for fill position and dimension to designate by hand for fill 9 10 insertion. Moreover, the chip has many critical nets (i.e., important timing-sensitive 11 signal lines), so there is a need for the fill-placement to be aware of any impact on the timing and resulting performance impact of the circuit. Timing-aware fill tools are 12 13 used to attempt to simultaneously meet interconnect density (including feature size) and timing closure requirements, but they are not guaranteed to do so 100% of the 14 15 time. When this occurs, a decision must be made to compromise performance at the 16 expense of yield, or vice-versa.

17 Once the fill routine is completed, the fill checks are done, and final 36. verification is performed again (LVS, DRC). The fill checks are performed based on 18 percentage requirement on a specified area in the layout. 19

20 37. Once the layout database has been verified, it is sent for fabrication in the form of a GDSII database, which is the industry standard format for delivery of 21 22 the chip database. As previously mentioned, fill is required to be included as part of 23 the GDSII database.

24 38. The design resource is provided with a process design kit (PDK), which 25 includes all of the information necessary to capture a schematic, run a simulation, do 26 a layout, and perform all of the checks on the layout to make sure that the final GDSII is in an acceptable form to be ready for fabrication. It is the design resource / 27 28 customer's responsibility to make sure that the designed chip meets all of the expected Exhibit C Page 61 11 DECLARATION OF DHAVAL BRAHMBHATT

requirements for fabrication and the design resource / customer bears the risk of 1 failing to follow any steps in the design flow. For example, if the circuit does not 2 3 work, that is the customer's responsibility. If the layout does not match the schematic, that is the customer's responsibility. The GDSII does have to meet all of the DRCs in 4 5 order to be fabricated.

6

7

8

9

10

11

12

13

14

15

16

17

18

19

20

21

22

23

24

25

26

27

28

In order to develop an integrated chip product, tools are needed to 39. develop the schematic, the layout, verification of the layout, and the final GDSII database for fabrication. Many companies use different tools (from different vendors) to accomplish this process either typically due to cost or preference of internal proprietary tools. Regardless of the process and specific tools that are used, the GDSII database goes through an internal DRC after it is received and before *fabrication of the integrated chip:* 

a. The design resource receives a PDK that contains all of the information is included to create a GDS database to release for fabrication. This includes circuit symbols for the creation of the schematic, models for the circuit symbols to run simulation, and associated layout devices that have been created with all of the process layers needed.

b. Additionally, there are what are known as "rule decks" in the PDK that allow for LVS and DRC. A rule deck is typically a file that specifies all of the available rules (for example, minimum feature sizes such as line width, line spacing, and minimum fill dimensions), the layers to process on each rule, and the parameters of each rule. The LVS deck compares the schematic to the layout, and the DRC deck covers all of the design rules for placing and routing devices. For LVS, a netlist of the layout is created. This netlist is compared to a netlist created for the

12

Page 62 DECLARATION OF DHAVAL BRAHMBHATT

Exhibit C

schematic. The LVS tool compares the two to determine if they match or not.

c. Additionally, there is a parasitic extraction deck that extracts all of the parasitics of the layout that is used to run simulations to close timing or to confirm that the layout still meets all of the chip requirements.

*d.* There can also be an electrical rule check (ERC) deck as well, depending on the fabrication involved.

40. If the DRC rules at pre-fabrication do not match those at the design resource, it is possible that there will be DRC errors. This could be due to a number of reasons, including the DRC in the provided process design kit (PDK) is not up to date, and so the PDK will be updated with the updated DRC and the design resource will have to redo the necessary portions or even everything and fix the DRC errors, providing a new GDSII database before fabrication can begin. These DRC checks at pre-fabrication will include checks for the fill on all layers to confirm that the fill requirement is met, on a granular level, for all tiles at the chip boundary level.

#### <u>Dummy Fill is Required in Design and Layout of</u> <u>Multi-Layer Semiconductor Chips</u>

41. I agree with Lloyd Linder that, to the best of my knowledge, adding dummy fill is a requirement for every integrated circuit using the latest technology nodes. Certain older nodes still in fabrication (>350nm) may not require fill, but I believe that even some of these older technology nodes have incorporated fill requirement to enhance yield.

42. As mentioned above, it is required that the GDS database include fill
within the database submitted for fabrication. In particular, most fabrication
processes used in modern semiconductor chip designs require both a minimum density
and a minimum feature size for the interconnects (i.e., pieces of metal or
semiconductor) placed on each layer of a multi-layer chip design. This is the case
Exhibit C
Page 63

DECLARATION OF DHAVAL BRAHMBHATT

1

2

3

both for each of the layers as a whole and for individual subunits of each layer, and is
 fundamental to the creation of consistent fabrication of multi-layer devices with
 minimal defects.

43. Fabrication processes typically partition each layer of the chip design into rectangular regions called tiles, each of which must also meet a minimum density requirement. For any given region of the chip, the interconnect density is the area of all of the interconnect in that region divided by the total area of that region.

44. Sufficient interconnect density and substantial uniformity of interconnect are required for the chemical mechanical polishing (CMP) portion of the chip fabrication process. CMP is crucial to achieve planarity, which allows for multi-layer chip designs and high yield of functional devices. Insufficient interconnect density and/or insufficient uniformity of interconnect between various regions will increase the likelihood of defects during the chip manufacturing process, which will resultantly degrade the yield.

45. Once the functional features of the chip design (such as power lines, signal nets, vias, and the like) have been laid out as needed in the first instance, there will usually be substantial portions of the chip design that have insufficient interconnect density to permit CMP without incurring substantial likelihood of defects.

46. To increase the interconnect density of the layer as a whole, and of regions within each layer, numerous individual pieces of interconnect are inserted into available space in low-density regions of the chip until the minimum interconnect density specified for the particular fabrication process is achieved for each tile. Because these pieces of interconnect are not intended to carry signal or power, but instead are added to provide structural stability to the chip during processing, they are generally known as "dummy fill."

> Exhibit C 14 Page 64 DECLARATION OF DHAVAL BRAHMBHATT





47. Placement of dummy fill is typically performed by a dummy fill software tool, and is one of the last steps in the chip design flow, with its extent and placement typically occurring after routing and timing closure. The time it takes the dummy fill tool to complete its task depends on the complexity of the circuit layout, and correspondingly, the size of the design database. If dummy fill must be run (or re-run) for the entire layer, even small changes in layout can result in significant delays while the dummy fill tool runs each time the layout changes.

48. In operation, the dummy fill software tool typically partitions each layer of the design into rectangles called tiles, which it examines in each layer of the design. If the interconnect density in each tile does not meet (or exceed) the specified minimum interconnect density for the fabrication process, the dummy fill tool inserts dummy fill into free regions of that tile where no interconnect is present.

49. The dummy fill software tool typically allows the user to specify the
 shape (rectangular or square) and dimensions (maximum and minimum) for the
 dummy fill to be inserted into open areas of the layout. In addition or alternatively, fill
 dimensions, shape, and position can be (and typically are) supplied separately from
 Exhibit C
 15
 Page 65
 DECLARATION OF DHAVAL BRAHMBHATT

3

4

5

6

7

8

9

10

11

13

17

the fabricator in a format such as a LEF file, which the dummy fill software tool then 1 2 incorporates and uses to place dummy fill in open areas of the layout

For large integrated circuits, commonly called system-on-a-chip (SoC) 50. with either large analog content and small digital content ("big A, little D") or large digital content and small analog content ("big D, little A"), it is not practical to manually add dummy fill, so automated fill routines are almost always used. Because there are so many critical signals in a large SoC, the process cannot be done manually due to the time and trained human resources it would require. Thus, the design timelines and practical realities require that the automated fill routines are used instead.

51. However, placing the dummy fill that is too large in size, too extensive, 12 and/or too close to signal nets increases capacitance between the signal wires and the dummy fill in the physical device if fabricated without taking additional measures. 14 That increase in capacitance in the fabricated physical device would in turn slow the transmission speed of signals and degrades the overall performance of the integrated 15 16 *circuit. This effect* between the signal wires and the dummy fill (or dummy fill and other dummy fill) is undesirable and is caused by what is generally known as *"parasitic capacitance."* 18

19 52. The added parasitic capacitance will degrade parameters, such as 20 operating frequency and rise/fall time, for a critical clock or signal, and this must be avoided in order for the circuitry to work properly. The manufacturers often would be 21 22 required to sell units that are slow but fully functional otherwise at a significantly 23 lower average selling price (ASP).

24 53. The parasitic capacitance within a layer is inversely proportional to the 25 distance between the dummy fill and the signal wire. Thus, parasitic capacitance from dummy fill will be minimized if the dummy fill is placed far from signal nets. 26

27 54. In other words, the higher the required interconnect density, the closer it must be placed to signal nets, with increasingly higher parasitic capacitance and 28 Exhibit C Page 66 16 DECLARATION OF DHAVAL BRAHMBHATT

negative impact on timing and circuit performance. Conversely, the more sensitive the
timing requirements for the circuit, the less the parasitic capacitance can be tolerated
near crucial signal nets and the lower the interconnect density can be for tiles that
include such signal nets. This tradeoff is further complicated when multiple metal
layers are involved, which can be ten or even more.

55. However, parasitic capacitance also arises from interlayer effects, as shown in Figure 1 of Taravade '760, which depicts how overlapping metal elements (both signal-carrying and non-signal-carrying) on different layers can still produce unwanted and undesired capacitance:



6

7

8

9

19

20

21

22

23

56. Some portion of the bulk capacitance, such as that due to the overlap of signal lines, may not be easily addressed to a meaningful extent because the placement is dictated by circuit functionality and circuit layout realities. Accordingly, their overlap on adjacent layers (and thus, their contribution to unwanted bulk capacitance) may be difficult to reduce.

57. However, the interlayer bulk capacitive effects contributed by other
features, such as that resulting from overlapping dummy fill features on adjacent
layers, is more readily addressed. Especially compared to signal lines, the specific
positioning of particular dummy fill features (which do not carry signal) is not
dictated nearly as strongly by circuit functionality demands. Rather, as discussed in
Exhibit C
Page 67

DECLARATION OF DHAVAL BRAHMBHATT

greater detail above, the considerations for dummy fill placement primarily involve 1 reaching sufficient density of interconnect for each tile on a layer and the layer as a 2 3 whole, uniformity of interconnect density, and minimizing timing impact on crucial signal nets. Thus, it is possible to consider the capacitive interactions between dummy 4 5 fill features on adjacent layers and to mitigate their negative effects by minimizing their overlap (thereby reducing the interlayer bulk capacitance) by repositioning the dummy fill features in one layer relative to the dummy fill features in an adjacent layer. Given the relatively small size of dummy fill features relative to signal nets (and especially crucial signal nets), and the typical spacing provided between individual features, this can readily be accomplished with no more than a miniscule impact on intralayer effects and without reducing interconnect density or uniformity on the tile or the layer.

58. It may be that the timing requirements cannot be met without a revision to the fill placement, density, positioning, and/or sizing, and re-extraction of the layout parasitics to determine if the timing requirements are met. If they are not, then a decision would have to be made to either (i) continue the iteration process, or (ii) apply for a waiver and bear the risk of lower yield or (ii) accept decreased performance that could significantly impact the ASP as was explained earlier.

59. Balancing these tradeoffs started to become particularly problematic by the early 2000s, as new processing technologies with smaller and smaller features demanded increasingly higher minimum interconnect density values at the same time that chip designs became much more aggressive in the circuit timing requirements. In such cases, it was often almost impossible to insert sufficient dummy fill into a tile such that the higher minimum density requirements could be met without also reducing the large "stay-away" distance, and thereby raising the timing impact of the dummy fill to levels that affected the performance of the chip. One potential solution was for the chip designer to waive the minimum interconnect density specified by a particular fabrication process. However, because invoking this waiver would not Exhibit C

18 Page 68 DECLARATION OF DHAVAL BRAHMBHATT comply with the fabrication process requirements, the yield of the produced devices would not be guaranteed in such cases, which rendered this alternative not viable in practice.

60. Even when dummy fill placement on an individual layer of the device was not problematic by itself, its interactions with overlapping dummy fill features on adjacent layers could and still did result in substantial undesired capacitance from interlayer effects. That is because even "timing-aware" or "smart" dummy fill tools conventional prior to the time of Taravade '760 focused primarily on solving the problems of feature density and uniformity *within a layer* or portions of a layer. *See* Taravade '760 at 1:62–67, 4:11–16. While they may have considered the timing impact of dummy fill, that impact was typically limited to *intra*layer effects, such as on adjacent signal nets.

61. Accordingly, these tools and methodologies for inserting dummy fill generally treated each layer independently. Because they did not typically consider *inter*layer capacitance even when applying timing-aware methodologies and techniques, they tended to produce substantial overlaps in dummy fill features between adjacent layers.

62. This unwanted bulk capacitance would tend to slow down signals in the IC and adversely affect its timing. *See* Taravade '760 at 2:1–6. Adjustment of layers individually and manually to reduce overlap in dummy fill features to mitigate interlayer capacitance was an involved and time-consuming iterative process that could produce substantial delays in meeting design schedules. Especially as features became smaller and performance demands increased, it became both increasingly important and increasingly difficult to remove additional sources of unwanted capacitance from the ICs.

#### Taravade '760

 Even when dummy fill could be placed in such a fashion that it would
 simultaneously satisfy interconnect density requirements for each tile and minimize Exhibit C
 19
 Page 69
 DECLARATION OF DHAVAL BRAHMBHATT

any impact on critical nets within a layer, prior to Taravade '760, the contribution of adjacent layers' overlapping dummy fill to interlayer capacitance could and did still have a substantial negative impact on timing. *See* Taravade '760 at 4:14–16.

64. Taravade '760 teaches a technique and a system for reducing the bulk capacitance caused by overlapping dummy fill in adjacent layers by repositioning the dummy fill features so as to minimize their overlap by not only considering each layer on its own, but also with respect to each of its adjacent/successive layers, by treating "each consecutive pair of layers together." Taravade '760 at Abst. Once the circuit layout is provided, suitable spaces for dummy fill insertion are identified. *See id.* at 2:28–31 & 2:41–43. Overlaps or potential overlaps are determined and then avoided. *See id.* at 2:31–34 & 2:40–48.

65. Dummy fill can be arranged initially to minimize overlaps and/or rearranged to minimize overlap in features once avoidable overlaps are discovered. *See* Taravade '760 at 2:28–34 & 2:43–48. Either way, in considering each individual pair of layers as a unit, the final placement of dummy fill features on the top layer will not be placed directly above dummy fill features on the lower layer; they will be offset in order to reduce the unwanted bulk capacitance and thus minimize the inter-layer capacitance. *See id.* at 2:49–59, 4:47–49. For square-shaped dummy fill features, this will typically result in a checkerboard-like pattern. *See id.* at 2:49–55.

> Exhibit C 20 Page 70 DECLARATION OF DHAVAL BRAHMBHATT



66. The significant bulk capacitance reduction (and thus, increased ability to meet demanding performance requirements and operating speed) are repeatedly described within *See, e.g.*, Taravade '760 at 1:24–30, 2:3–6, 2:57–59, 3:30–33, 4:43–45, 4:47-49, 5:18–39. This helps IC manufacturers eliminate the large bulk capacitance component and reduce the total capacitance of an IC. *See id.* at 5:23–27.

67. Based on my experience in semiconductor layout and design, I agree that this new and improved technique of offsetting dummy fill features in adjacent layers results in substantial bulk capacitance reduction in an integrated circuit, and is crucial to meeting the aggressive performance demands of modern ICs. These gains are so substantial, and in my experience, the offsetting of dummy fill features in adjacent layers to prevent their overlapping is so widely used today that it is hard to quantify just how important the inventions claimed by Taravade '760 are to achieving the

> Exhibit C 21 Page 71 DECLARATION OF DHAVAL BRAHMBHATT

1 market-demanded performance and the resulting financial gains from the
2 marketing/sales of modern chip designs.

68. Based on my experience in semiconductor layout and design, it was not well-understood, routine, or conventional at the time of Taravade '760 to identify overlap in dummy fill features in adjacent layers in multi-layer IC designs. Likewise, it was not well-understood, routine, or conventional to rearrange one or both sets of dummy fill features to minimize their overlap. These aspects of the technique, recited in claim 1 of Taravade '760, are central to the invention and required by every claim of the patent. This is true not only considering each of these elements by themselves, but also in combination with each other and as an ordered combination with the other recited claim elements. As Taravade '760 explains, "the problems created by the inserted dummy fills such as adverse effects on the electric field, unwanted bulk capacitance, and the like have not been addressed." (1:63–65.)

#### **Claim Charts**

69. I have reviewed the Complaint supported by this Declaration, along with the Claim Charts showing infringement of Taravade '760. For at least the reasons set forth below, I agree that the Claim Charts establish use of at least one of the methods recited by the claims of Taravade '760.

70. I have used design tools from different vendors in my career. As a consultant, I use the tools to review schematics and layouts and design and simulate circuits. Based on the requirements for the latest process technology nodes, and the yield requirements for these technologies, the latest fill tools that are used by designers and/or foundries use timing-aware fill routines with minimum fill dimensions to meet timing as well as yield requirements simultaneously. These include rearranging dummy fill features to minimize overlap in adjacent layers and eliminating another source of unwanted capacitance from the IC.

27 71. In particular, these tools allow rearrangement of dummy fill features to
28 minimize overlap that would otherwise occur as a result of the inevitable and frequent

Exhibit C 22 Page 72 DECLARATION OF DHAVAL BRAHMBHATT

ECOs and/or other layout changes during the design process. In my experience, layout 2 changes in at least one layer are a near certainty in all recent process nodes given the 3 complexity of the chips, aggressive timing and performance requirements, and small feature sizes. As a result of these layout changes, existing dummy fill will need to be 4 5 adjusted or repositioned not just to account for the new intralayer effects, but also to minimize any interlayer effects as a result of layout changes (and corresponding 6 7 changes to dummy fill spacing, positioning, and dimensions) on adjacent layers as 8 well.

Based on my work history in industry and as I have done as a consultant, 72. I can review reverse engineering ("RE") of semiconductor die to confirm that at least one of these tools (or similar tools) have been used to construct the layout or the die.

Even when the full history of the GDSII database for a particular 73. integrated circuit is not available, my experience in semiconductor design and layout gives me sufficient basis to opine whether one or more of the methods claimed in Taravade '760 have likely been used in creating integrated circuits.

Given the aggressive schedules for bringing modern semiconductor 74. devices to market, and the availability of incremental dummy fill in common design tools like Cadence's Innovus product, it is unlikely (if not implausible) that most chip designers would not have access to design tools that practice the inventions claimed in Taravade '760. I am aware that at least Cadence provides this functionality.

Among other things, it is my understanding from the Cadence Innovus 75. User Guide that when Cadence applies a staggered metal fill, it is by default only staggered in the preferred routing direction; it is not staggered (and thus overlaps) in the non-preferred direction. Thus, in order to minimize the overlap between the dummy fill features, it is necessary to assess the extent of the overlap in the nonpreferred dimension (where the fill is not staggered) and then further rearrange the default staggered metal fill applied by Cadence to create dummy metal fill that is fully

1

9

10

11

12

13

14

15

16

17

18

19

20

21

22

23

24

Exhibit C Page 73 23 DECLARATION OF DHAVAL BRAHMBHATT offset in adjacent layers on both horizontal axes, rather than just one as is necessary to fully minimize interlayer bulk capacitance.

76. As such, based on my experience in semiconductor layout and design, and my review of designs, I believe that it is highly likely that such functionality was used in creating most modern semiconductor devices given the importance of reducing capacitance, including interlayer capacitances, in achieving timing closure and modern performance requirements.

77. By contrast, based on my experience in semiconductor layout and design, I would only assume that relatively simple IC designs would have been made in recent years without employing at least one of the methods claimed in Taravade '760. Simply put, there is no reason to accept substantial interlayer parasitic capacitance if it is relatively straightforward and easy to rearrange the dummy fill patterns between layers to minimize their overlap, and thus, their capacitance.

78. In addition, based on my experience, it can be assumed with a high degree of confidence that modern components in the same family or product line made by the same producer and used by the same customer in the same product line share similar features and were designed and laid out in similar fashion. This includes offsetting dummy fill features between adjacent layers.

79. The Cadence paper "New Metal Fill Considerations for Nanometer Technologies" demonstrates several things. First, the use of the word "new" is justified in that it is a new approach, as documented here. Secondly, it reinforces the importance of formulating "a comprehensive methodology surrounding metal fill . . . in order to minimize impact on design timing as well as to cut down on design iterations." The paper explains that "sometimes the dummy metal fill geometries that were added to the original design must be deleted to make room for the ECO process to succeed." Overall, this indicates that, at least following ECO, the Cadence tool suite is used for offsetting dummy metal fill following ECO to minimize overlap of features (and thus, interlayer capacitance), as claimed in Taravade '760.

> Exhibit C 24 Page 74 DECLARATION OF DHAVAL BRAHMBHATT

I declare under penalty of perjury under the laws of the United States of America that the foregoing is true and correct.

Dated: October 7, 2022

Dhaval J. Brahmbhatt

## Exhibit C 25 Page 75 DECLARATION OF DHAVAL BRAHMBHATT